Search

Your search keyword '"Massengill, L. W."' showing total 195 results

Search Constraints

Start Over You searched for: Author "Massengill, L. W." Remove constraint Author: "Massengill, L. W." Publication Type Academic Journals Remove constraint Publication Type: Academic Journals
195 results on '"Massengill, L. W."'

Search Results

1. Mitigating Total-Ionizing-Dose-Induced Threshold-Voltage Shifts Using Back-Gate Biasing in 22-nm FD-SOI Transistors.

2. In Situ Measurement of TID-Induced Leakage Using On-Chip Frequency Modulation.

3. Analysis of Single-Event Transients (SETs) Using Machine Learning (ML) and Ionizing Radiation Effects Spectroscopy (IRES).

4. Single-Event Latchup in a 7-nm Bulk FinFET Technology.

5. Radiation Hardened by Design Subsampling Phase-Locked Loop Techniques in PD-SOI.

6. Ionizing Radiation Effects Spectroscopy for Analysis of Single-Event Transients.

7. Empirical Modeling of FinFET SEU Cross Sections Across Supply Voltage.

8. Exploiting SEU Data Analysis to Extract Fast SET Pulses.

9. A Bias-Dependent Single-Event-Enabled Compact Model for Bulk FinFET Technologies.

10. Ionizing Radiation Effects Spectroscopy for Analysis of Total-Ionizing Dose Degradation in RF Circuits.

11. Analysis of Single-Event Effects in Combinational Logic--Simulation of the AM2901 Bitslice Processor

12. Effect of Transistor Variants on Single-Event Transients at the 14-/16-nm Bulk FinFET Technology Generation.

13. Power-Aware SE Analysis of Different FF Designs at the 14-/16-nm Bulk FinFET CMOS Technology Node.

14. Dual-Interlocked Logic for Single-Event Transient Mitigation.

15. Effects of Total-Ionizing-Dose Irradiation on Single-Event Response for Flip-Flop Designs at a 14-/16-nm Bulk FinFET Technology Node.

16. Predicting Muon-Induced SEU Rates for a 28-nm SRAM Using Protons and Heavy Ions to Calibrate the Sensitive Volume Model.

17. Time-Domain Modeling of All-Digital PLLs to Single-Event Upset Perturbations.

18. The Impact of Charge Collection Volume and Parasitic Capacitance on SEUs in SOI- and Bulk-FinFET D Flip-Flops.

19. Exploiting Parallelism and Heterogeneity in a Radiation Effects Test Vehicle for Efficient Single-Event Characterization of Nanoscale Circuits.

20. Frequency Dependence of Heavy-Ion-Induced Single-Event Responses of Flip-Flops in a 16-nm Bulk FinFET Technology.

21. An Empirical Model for Predicting SE Cross Section for Combinational Logic Circuits in Advanced Technologies.

22. Impact of Single-Event Transient Duration and Electrical Delay at Reduced Supply Voltages on SET Mitigation Techniques.

23. Single-Event Upset Characterization of Common First- and Second-Order All-Digital Phase-Locked Loops.

24. Estimating Single-Event Logic Cross Sections in Advanced Technologies.

25. Combined Effects of Total Ionizing Dose and Temperature on a K-Band Quadrature LC-Tank VCO in a 32 nm CMOS SOI Technology.

26. Analysis of TID Process, Geometry, and Bias Condition Dependence in 14-nm FinFETs and Implications for RF and SRAM Performance.

27. Single-Event Performance of Sense-Amplifier Based Flip-Flop Design in a 16-nm Bulk FinFET CMOS Process.

28. Evaluation of SEU Performance of 28-nm FDSOI Flip-Flop Designs.

29. Persistent Laser-Induced Leakage in a 20 nm Charge-Pump Phase-Locked Loop (PLL).

30. Single-Event Characterization of Bang-bang All-digital Phase-locked Loops (ADPLLs).

31. Influence of Voltage and Particle LET on Timing Vulnerability Factors of Circuits.

32. Single-Event Upset Characterization Across Temperature and Supply Voltage for a 20-nm Bulk Planar CMOS Technology.

33. Estimation of Single-Event-Induced Collected Charge for Multiple Transistors Using Analytical Expressions.

34. Radiation Hardening of Voltage References Using Chopper Stabilization.

35. Multi-Cell Soft Errors at Advanced Technology Nodes.

36. The Contribution of Low-Energy Protons to the Total On-Orbit SEU Rate.

37. Kernel-Based Circuit Partition Approach to Mitigate Combinational Logic Soft Errors.

38. Single-Event Transient Induced Harmonic Errors in Digitally Controlled Ring Oscillators.

39. Irradiation and Temperature Effects for a 32 nm RF Silicon-on-Insulator CMOS Process.

40. Technology Scaling Comparison of Flip-Flop Heavy-Ion Single-Event Upset Cross Sections.

41. Impact of Supply Voltage and Frequency on the Soft Error Rate of Logic Circuits.

42. Effect of Device Variants in 32 nm and 45 nm SOI on SET Pulse Distributions.

43. Scalability of Capacitive Hardening for Flip-Flops in Advanced Technology Nodes.

44. Sensitivity of High-Frequency RF Circuits to Total Ionizing Dose Degradation.

45. Experimental Estimation of the Window of Vulnerability for Logic Circuits.

46. Frequency Dependence of Alpha-Particle Induced Soft Error Rates of Flip-Flops in 40-nm CMOS Technology.

47. Differential Charge Cancellation (DCC) Layout as an RHBD Technique for Bulk CMOS Differential Circuit Design.

48. On-Chip Measurement of Single-Event Transients in a 45 nm Silicon-on-Insulator Technology.

49. Single-Event Analysis and Hardening of Mixed-Signal Circuit Interfaces in High-Speed Communications Devices.

50. Impact of Process Variations and Charge Sharing on the Single-Event-Upset Response of Flip-Flops.

Catalog

Books, media, physical & digital resources