Back to Search Start Over

Impact of Single-Event Transient Duration and Electrical Delay at Reduced Supply Voltages on SET Mitigation Techniques.

Authors :
Maharrey, J. A.
Kauppila, J. S.
Harrington, R. C.
Nsengiyumva, P.
Ball, D. R.
Haeffner, T. D.
Zhang, E. X.
Bhuva, B. L.
Holman, W. T.
Massengill, L. W.
Source :
IEEE Transactions on Nuclear Science; Jan2018, Vol. 65 Issue 1, p362-368, 7p
Publication Year :
2018

Abstract

Single-event transients (SETs) in 16-/14-nm bulk fin field effect transistor (finFET) logic chains have been measured using a custom-designed test IC. A variety of logic gate chains were designed, and SET pulse widths were obtained across a wide range of supply voltages. In light of the increased SET response at reduced supply voltages, the efficacy of filter-based mitigation is assessed by analyzing the voltage dependence of SET duration against the characteristic electrical inverter delay. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189499
Volume :
65
Issue :
1
Database :
Complementary Index
Journal :
IEEE Transactions on Nuclear Science
Publication Type :
Academic Journal
Accession number :
127490829
Full Text :
https://doi.org/10.1109/TNS.2017.2779818