85 results on '"Nicolas Planes"'
Search Results
2. Self-Heating in 28 FDSOI UTBB MOSFETs at Cryogenic Temperatures.
- Author
-
Lucas Nyssens, Arka Halder, Babak Kazemi Esfeh, Nicolas Planes, Michel Haond, Denis Flandre, Jean-Pierre Raskin, and Valeriya Kilchytska
- Published
- 2019
- Full Text
- View/download PDF
3. 28-nm FD-SOI CMOS RF Figures of Merit Down to 4.2 K
- Author
-
Lucas Nyssens, Arka Halder, Babak Kazemi Esfeh, Nicolas Planes, Denis Flandre, Valeriya Kilchytska, and Jean-Pierre Raskin
- Subjects
28-nm FD-SOI ,UTBB MOSFET ,cryogenic CMOS ,RF figures of merit ,small-signal modeling ,liquid helium temperature ,Electrical engineering. Electronics. Nuclear engineering ,TK1-9971 - Abstract
This work presents a detailed RF characterization of 28-nm FD-SOI nMOSFETs at cryogenic temperatures down to 4.2 K. Two main RF Figures of Merit (FoMs), i.e., current-gain cutoff frequency (ft) and maximum oscillation frequency (fmax), as well as parasitic elements of the small-signal equivalent circuit, are extracted from the measured S-parameters. An improvement of up to ~130 GHz in ft and ~75 GHz in fmax is observed for the shortest device (25 nm) at low temperature. The behavior of RF FoMs versus temperature is discussed in terms of small-signal equivalent circuit elements, both intrinsic and extrinsic (parasitics). This study suggests 28-nm FD-SOI nMOSFETs as a good candidate for future cryogenic applications down to 4.2 K and clarifies the origin and limitations of the performance.
- Published
- 2020
- Full Text
- View/download PDF
4. Self-Heating in FDSOI UTBB MOSFETs at Cryogenic Temperatures and its Effect on Analog Figures of Merit
- Author
-
Lucas Nyssens, Arka Halder, Babak Kazemi Esfeh, Nicolas Planes, Michel Haond, Denis Flandre, Jean-Pierre Raskin, and Valeriya Kilchytska
- Subjects
UTBB ,FDSOI ,MOSFET ,self-heating ,S-parameters ,analog figures of merit ,Electrical engineering. Electronics. Nuclear engineering ,TK1-9971 - Abstract
This work studies the self-heating (SH) effect in ultra-thin body ultra-thin buried oxide (UTBB) FDSOI MOSFETs at cryogenic temperatures down to 77 K. S-parameter measurements in a wide frequency range, with the so-called RF technique, are employed to assess SH parameters and related variation of analog figures of merit (FoMs) at different temperatures. Contrary to the expectations, the effect of self-heating on analog FoMs is slightly weaker at cryogenic temperatures with respect to room-temperature case. The extracted thermal resistance and channel temperature rise at 300 K and 77 K in short-channel devices are of the same order of magnitude. The observed increase in SH characteristic frequency with temperature reduction emphasizes the advantage of the RF technique for the fair analysis of SH-related features in advanced technologies at cryogenic temperatures.
- Published
- 2020
- Full Text
- View/download PDF
5. Back-gate bias effect on UTBB-FDSOI non-linearity performance.
- Author
-
B. Kazemi Esfeh, Valeria Kilchytska, Bertrand Parvais, Nicolas Planes, M. Haond, Denis Flandre, and Jean-Pierre Raskin
- Published
- 2017
- Full Text
- View/download PDF
6. Variability of UTBB MOSFET analog figures of merit in wide frequency range.
- Author
-
Sergej Makovejev, Babak Kazemi Esfeh, Jean-Pierre Raskin, Valeria Kilchytska, Denis Flandre, Vincent Barral, Nicolas Planes, and Michel Haond
- Published
- 2014
- Full Text
- View/download PDF
7. Statistical analysis of dynamic variability in 28nm FD-SOI MOSFETs.
- Author
-
Eleftherios G. Ioannidis, Sébastien Haendler, Christoforos G. Theodorou, Nicolas Planes, Charalabos A. Dimitriadis, and Gérard Ghibaudo
- Published
- 2014
- Full Text
- View/download PDF
8. Strain and layout management in dual channel (sSOI substrate, SiGe channel) planar FDSOI MOSFETs.
- Author
-
François Andrieu, Mikaël Cassé, E. Baylac, P. Perreau, O. Nier, Denis Rideau, R. Berthelon, Franck Pourchon, A. Pofelski, Barbara De Salvo, C. Gallon, Vincent Mazzocchi, D. Barge, C. Gaumer, O. Gourhant, A. Cros, Vincent Barral, Rossella Ranica, Nicolas Planes, Walter Schwarzenbach, E. Richard, Emmanuel Josse, Olivier Weber, Franck Arnaud, Maud Vinet, Olivier Faynot, and Michel Haond
- Published
- 2014
- Full Text
- View/download PDF
9. Impact of front-back gate coupling on low frequency noise in 28 nm FDSOI MOSFETs.
- Author
-
Christoforos G. Theodorou, Eleftherios G. Ioannidis, Sébastien Haendler, Nicolas Planes, Franck Arnaud, Jalal Jomaah, Charalambos A. Dimitriadis, and Gérard Ghibaudo
- Published
- 2012
- Full Text
- View/download PDF
10. Validated 90nm CMOS Technology Platform with Low-k Copper Interconnects for Advanced System-on-Chip (SoC).
- Author
-
Thierry Devoivre, M. Lunenborg, C. Julien, J.-P. Carrere, P. Ferreira, W. J. Toren, A. VandeGoor, P. Gayet, T. Berger, O. Hinsinger, P. Vannier, Y. Trouiller, Y. Rody, P.-J. Goirand, R. Palla, I. Thomas, F. Guyader, David Roy 0001, B. Borot, Nicolas Planes, Sylvie Naudet, F. Pico, D. Duca, F. Lalanne, D. Heslinga, and M. Haond
- Published
- 2002
- Full Text
- View/download PDF
11. 28nm FDSOI technology sub-0.6V SRAM Vmin assessment for ultra low voltage applications.
- Author
-
Rossella Ranica, Nicolas Planes, Vincent Huard, Olivier Weber, Daniel Noblet, Damien Croain, Fabien Giner, Sylvie Naudet, P. Mergault, S. Ibars, A. Villaret, Maryline Parra, Sébastien Haendler, M. Quoirin, Florian Cacho, C. Julien, F. Terrier, Lorenzo Ciampolini, David Turgis, Christophe Lecocq, and Franck Arnaud
- Published
- 2016
- Full Text
- View/download PDF
12. 28 nm FDSOI analog and RF Figures of Merit at N2 cryogenic temperatures
- Author
-
Michel Haond, Valeria Kilchytska, B. Kazemi Esfeh, J-P Raskin, Denis Flandre, Nicolas Planes, and UCL - SST/ICTM/ELEN - Pôle en ingénierie électrique
- Subjects
010302 applied physics ,Materials science ,Equivalent series resistance ,business.industry ,Transconductance ,02 engineering and technology ,Liquid nitrogen ,021001 nanoscience & nanotechnology ,Condensed Matter Physics ,01 natural sciences ,Cutoff frequency ,Electronic, Optical and Magnetic Materials ,0103 physical sciences ,Materials Chemistry ,Figure of merit ,Optoelectronics ,FDSOI ,UTBB MOSFETs ,Analog and RF Figures of Merit (FoM) ,Cryogenic temperature ,Mobility ,Series resistance ,Electronics ,Electrical and Electronic Engineering ,0210 nano-technology ,Drain current ,business ,Cmos process - Abstract
This work presents a detailed characterization of 28 nm FDSOI CMOS process at cryogenic temperatures. Electrostatic, Analog and RF Figures of Merit (FoM) are studied. At liquid nitrogen temperatures, 30% to 200% enhancement of drain current, Id, and maximum transconductance, gm_max, values are demonstrated. Current gain cutoff frequency, fT, increase by about 85 GHz is shown. Temperature behavior of analog and RF FoMs is discussed in terms of mobility and series resistance effect. This study suggests 28 nm FDSOI as a good contender for future read-out electronics operated at cryogenic temperatures (as e.g. around qubits or in space).
- Published
- 2019
- Full Text
- View/download PDF
13. Ultra-wide body-bias range LDPC decoder in 28nm UTBB FDSOI technology.
- Author
-
Philippe Flatresse, Bastien Giraud, Jean-Philippe Noel, Bertrand Pelloux-Prayer, Fabien Giner, Deepak-Kumar Arora, Franck Arnaud, Nicolas Planes, Julien Le Coz, Olivier Thomas, Sylvain Engels, Giorgio Cesana, Robin Wilson, and Pascal Urard
- Published
- 2013
- Full Text
- View/download PDF
14. New LFN and RTN analysis methodology in 28 and 14nm FD-SOI MOSFETs.
- Author
-
Christoforos G. Theodorou, Eleftherios G. Ioannidis, Sébastien Haendler, Nicolas Planes, Emmanuel Josse, Charalambos A. Dimitriadis, and Gérard Ghibaudo
- Published
- 2015
- Full Text
- View/download PDF
15. 28-nm FDSOI nMOSFET RF Figures of Merits and Parasitic Elements Extraction at Cryogenic Temperature Down to 77 K
- Author
-
Michel Haond, Valeriya Kilchytska, Jean-Pierre Raskin, Babak Kazemi Esfeh, Denis Flandre, Nicolas Planes, and UCL - SST/ICTM/ELEN - Pôle en ingénierie électrique
- Subjects
UTBB MOSFETs ,02 engineering and technology ,Cryogenics ,01 natural sciences ,RF figures of merit (FoM) ,Parasitic elements ,0103 physical sciences ,MOSFET ,Figure of merit ,Parasitic extraction ,Electrical and Electronic Engineering ,RF Figures of Merit (FoM) ,010302 applied physics ,Physics ,Oscillation ,business.industry ,cryogenic temperature ,Cryogenic temperature ,parasitic elements ,021001 nanoscience & nanotechnology ,Cutoff frequency ,FDSOI ,Electronic, Optical and Magnetic Materials ,Equivalent circuit ,Optoelectronics ,Radio frequency ,lcsh:Electrical engineering. Electronics. Nuclear engineering ,0210 nano-technology ,business ,lcsh:TK1-9971 ,Biotechnology - Abstract
This paper presents detailed RF characterization of 28-nm FDSOI nMOSFETs at cryogenic temperatures down to 77 K. Two main RF figures of merit (FoM), i.e., current gain cutoff frequency ( $f_{T}$ ) and maximum oscillation frequency ( $f_{\max }$ ), as well as elements of small-signal equivalent circuit are extracted from the measured S-parameters. Increases of $f_{\textit T}$ and $f_{\max }$ by about 85 GHz and about 30 GHz, respectively, are demonstrated at 77 K. The observed behavior of RF FoMs versus temperature is discussed in terms of small-signal equivalent circuit elements, both intrinsic and extrinsic (parasitics). This paper suggests 28-nm FDSOI as a good candidate for future cryogenic applications.
- Published
- 2019
16. Self-Heating in FDSOI UTBB MOSFETs at Cryogenic Temperatures and Its Effect on Analog Figures of Merit
- Author
-
Jean-Pierre Raskin, Michel Haond, Arka Halder, Lucas Nyssens, Babak Kazemi Esfeh, Valeriya Kilchytska, Nicolas Planes, Denis Flandre, and UCL - SST/ICTM/ELEN - Pôle en ingénierie électrique
- Subjects
analog figures of merit ,Materials science ,Thermal resistance ,Silicon on insulator ,02 engineering and technology ,Cryogenics ,01 natural sciences ,UTBB ,MOSFET ,0103 physical sciences ,Figure of merit ,S-parameters ,Electrical and Electronic Engineering ,010302 applied physics ,FDSOI ,Self-heating ,Analog figures of merit ,business.industry ,self-heating ,021001 nanoscience & nanotechnology ,Electronic, Optical and Magnetic Materials ,Optoelectronics ,lcsh:Electrical engineering. Electronics. Nuclear engineering ,Radio frequency ,0210 nano-technology ,business ,Self heating ,lcsh:TK1-9971 ,Order of magnitude ,Biotechnology - Abstract
This work studies the self-heating (SH) effect in ultra-thin body ultra-thin buried oxide (UTBB) FDSOI MOSFETs at cryogenic temperatures down to 77 K. S-parameter measurements in a wide frequency range, with the so-called RF technique, are employed to assess SH parameters and related variation of analog figures of merit (FoMs) at different temperatures. Contrary to the expectations, the effect of self-heating on analog FoMs is slightly weaker at cryogenic temperatures with respect to room-temperature case. The extracted thermal resistance and channel temperature rise at 300 K and 77 K in short-channel devices are of the same order of magnitude. The observed increase in SH characteristic frequency with temperature reduction emphasizes the advantage of the RF technique for the fair analysis of SH-related features in advanced technologies at cryogenic temperatures.
- Published
- 2020
17. Subthreshold Operation of Self-Cascode Structure Using UTBB FD SOI Planar MOSFETs
- Author
-
Michelly de Souza, Nicolas Planes, Ligia Martins d'Oliveira, Denis Flandre, and Valeriya Kilchytska
- Subjects
010302 applied physics ,Materials science ,Subthreshold conduction ,business.industry ,Transconductance ,Transistor ,Silicon on insulator ,Hardware_PERFORMANCEANDRELIABILITY ,02 engineering and technology ,021001 nanoscience & nanotechnology ,01 natural sciences ,law.invention ,Threshold voltage ,law ,Logic gate ,0103 physical sciences ,MOSFET ,Hardware_INTEGRATEDCIRCUITS ,Optoelectronics ,0210 nano-technology ,business ,Low voltage ,Hardware_LOGICDESIGN - Abstract
This paper presents an experimental analysis of the analog characteristics of self-cascode structures composed by 28 nm technological node ultra-thin body and BOX fully-depleted silicon-on-insulator planar MOSFETs, focusing on the subthreshold operation regime. Apart from the increased gain promoted by the reduction of front gate voltage, there is further improvement when the back-gate bias is used to reduce the threshold voltage of transistor close to the drain of the composite device, making this structure a promising option for low-power low-voltage (LPLV) analog applications.
- Published
- 2019
- Full Text
- View/download PDF
18. Low-Frequency Noise Transistor Performance for UTBB FDSOI MOSFET-C Filters
- Author
-
Nicolas Planes, B. Kazemi Esfeh, L. Van Brandt, Valeriya Kilchytska, and Denis Flandre
- Subjects
010302 applied physics ,Physics ,Noise power ,Noise measurement ,business.industry ,Infrasound ,Transistor ,02 engineering and technology ,Filter (signal processing) ,01 natural sciences ,Noise (electronics) ,020202 computer hardware & architecture ,law.invention ,law ,0103 physical sciences ,MOSFET ,0202 electrical engineering, electronic engineering, information engineering ,Optoelectronics ,business ,NMOS logic - Abstract
This work investigates the low-frequency noise performance of a long-channel UTBB FD SOI nMOS transistor operated in triode region as typically used for MOSFET-C filter applications. Measurements of the low-frequency noise have been performed over a large temperature range (25–125°C) at different constant currents above threshold, as a function of the back-gate bias. It is highlighted that in such case, 1/f noise power is dominant, however sufficiently low, in the frequency range of interest for the filters, i.e. below 1 MHz. Noise power strongly reduces with temperature and slightly with positive back-gate bias, which is adequate for the filter tuning.
- Published
- 2019
- Full Text
- View/download PDF
19. Self-Heating in 28 FDSOI UTBB MOSFETs at Cryogenic Temperatures
- Author
-
Michel Haond, Arka Halder, Lucas Nyssens, Babak Kazemi Esfeh, Denis Flandre, Nicolas Planes, Valeriya Kilchytska, and Jean-Pierre Raskin
- Subjects
010302 applied physics ,Work (thermodynamics) ,Materials science ,business.industry ,Thermal resistance ,02 engineering and technology ,021001 nanoscience & nanotechnology ,01 natural sciences ,0103 physical sciences ,MOSFET ,Optoelectronics ,Figure of merit ,0210 nano-technology ,Self heating ,business ,Order of magnitude - Abstract
This work studies, for the first time to the authors’ best knowledge, the self-heating (SH) effect in ultra-thin body ultra-thin BOX (UTBB) FDSOI MOSFETs at cryogenic temperatures down to 77 K. S-parameter measurements in a wide frequency range, with the so-called RF technique, is employed to assess SH parameters and related degradation of analog figures of merit (FoMs) at different temperatures. Contrary to the expectations, the effect of self-heating on analog FoMs is slightly weaker at cryogenic temperatures with respect to room-temperature case. The extracted thermal resistance and channel temperature rise at 300 K and 77 K are of the same order of magnitude. The observed increase in SH characteristic frequency with temperature reduction emphasizes the advantage of the RF technique for the fair analysis of SH-related features in advanced technologies at cryogenic temperatures.
- Published
- 2019
- Full Text
- View/download PDF
20. Characterization and Modeling of NBTI in Nanoscale UltraThin Body UltraThin Box FD-SOI MOSFETs
- Author
-
T.A. Karatsori, Christoforos G. Theodorou, Gerard Ghibaudo, Nicolas Planes, Sebastien Haendler, Charalabos A. Dimitriadis, Aristotle University of Thessaloniki, Department of Physics, Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC ), Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Centre National de la Recherche Scientifique (CNRS)-Université Grenoble Alpes [2016-2019] (UGA [2016-2019]), and STMicroelectronics [Crolles] (ST-CROLLES)
- Subjects
Materials science ,UTBB MOSFETs ,Gate dielectric ,Silicon on insulator ,Nanotechnology ,02 engineering and technology ,01 natural sciences ,Stress (mechanics) ,Fully depleted silicon-on-insulator (FD-SOI) ,hole-trapping ,0103 physical sciences ,[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics ,Electrical and Electronic Engineering ,010302 applied physics ,Negative-bias temperature instability ,business.industry ,Biasing ,Condensed Matter::Mesoscopic Systems and Quantum Hall Effect ,021001 nanoscience & nanotechnology ,negative bias temperature instability (NBTI) ,Electronic, Optical and Magnetic Materials ,Threshold voltage ,Optoelectronics ,Transient (oscillation) ,0210 nano-technology ,business ,AND gate - Abstract
International audience; The negative bias temperature instability (NBTI) is investigated in ultrathin body ultrathin box (UTBB) fully depleted silicon-on-insulator (FD-SOI) p-MOSFETs with zero back gate bias and small drain bias voltage. The threshold voltage shifts during stress at different temperatures and gate bias voltage conditions show that the NBTI is dominated by the trapping of holes in preexisting traps of the gate dielectric, while the recovery transient follows a logarithmic-like time dependence. Considering the hole-trapping/detrapping mechanisms, NBTI modeling has been proposed capturing the temperature and gate voltage dependence.
- Published
- 2016
- Full Text
- View/download PDF
21. Hot-carrier degradation model for nanoscale ultra-thin body ultra-thin box SOI MOSFETs suitable for circuit simulators
- Author
-
T.A. Karatsori, Christoforos G. Theodorou, Sebastien Haendler, C.A. Dimitriadis, Nicolas Planes, Gerard Ghibaudo, Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC ), Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Centre National de la Recherche Scientifique (CNRS)-Université Grenoble Alpes [2016-2019] (UGA [2016-2019]), Aristotle University of Thessaloniki, Department of Physics, STMicroelectronics [Crolles] (ST-CROLLES), and ARISTEIA II(Project 4154 of the GreekGeneral Secretariat for Research and Technology, co-funded by theEuropean Social Fund and national funds)
- Subjects
Materials science ,Gate dielectric ,Silicon on insulator ,Hardware_PERFORMANCEANDRELIABILITY ,02 engineering and technology ,01 natural sciences ,law.invention ,Stress (mechanics) ,Hardware_GENERAL ,law ,Compact model ,0103 physical sciences ,Hardware_INTEGRATEDCIRCUITS ,Forensic engineering ,[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics ,Electrical and Electronic Engineering ,Nanoscopic scale ,Quantum tunnelling ,010302 applied physics ,business.industry ,Transistor ,021001 nanoscience & nanotechnology ,Condensed Matter Physics ,Degradation mechanism ,Atomic and Molecular Physics, and Optics ,Surfaces, Coatings and Films ,Electronic, Optical and Magnetic Materials ,MOSFETs ,Hot-carriers ,Degradation (geology) ,Optoelectronics ,FD-SOI ,0210 nano-technology ,business ,AND gate - Abstract
A detailed study of the hot-carrier degradation in nano-scale fully depleted ultra-thin body and buried oxide n-MOSFETs is presented. The degradation mechanisms were identified based on static current-voltage measurements. The degradation of the transistor was explained by considering generation of traps at the gate dielectric/Si interface and traps located within a tunneling distance of the interface. All stress parameters are considered describing with semi-empirical relations their impact on the transistor parameters. Based on our analytical compact model, we propose an aging hot-carrier model predicting with good accuracy the device degradation stressed under different bias conditions using a unique set of model parameters. Display Omitted The hot-carrier degradation of nanoscale UTBB FD-SOI n-MOSFETs has been investigated under different drain and gate bias stress conditions.The degradation mechanisms have been identified by studying the static current-voltage characteristics measurements.The impact of the HC degradation on the device parameters has been expressed with semi-empirical models in terms of the stress time, channel length, drain bias and gate bias.Based on our analytical compact model, HC aging model is proposed enabling to predict the device degradation stressed under different bias conditions, using a unique set of few model parameters determined for each technology through measurements.
- Published
- 2016
- Full Text
- View/download PDF
22. Assessment of 28 nm UTBB FD-SOI technology platform for RF applications: Figures of merit and effect of parasitic elements
- Author
-
Nicolas Planes, J-P Raskin, B. Kazemi Esfeh, V. Barral, Denis Flandre, Valeria Kilchytska, and Michel Haond
- Subjects
010302 applied physics ,Engineering ,business.industry ,Oscillation ,Electrical engineering ,Silicon on insulator ,020206 networking & telecommunications ,02 engineering and technology ,Condensed Matter Physics ,01 natural sciences ,Electronic, Optical and Magnetic Materials ,Planar ,0103 physical sciences ,0202 electrical engineering, electronic engineering, information engineering ,Materials Chemistry ,Figure of merit ,Equivalent circuit ,Electrical and Electronic Engineering ,business - Abstract
This work provides a detailed study of 28 nm fully-depleted silicon-on-insulator (FD-SOI) planar ultra-thin body and BOX (UTBB) MOSFETs for high frequency applications. All parasitic elements such as the parasitic gate and source/drain series resistances, total capacitances are extracted and their effects on RF performance are analyzed and compared with previous work on similar devices. Two main RF figures of merit (FoM) such as the current gain cut-off frequency ( f T ) and the maximum oscillation frequency ( f max ) are determined. It is shown that f T of ∼280 GHz and f max of ∼250 GHz are achievable in the shortest devices. Based on the extracted parameters, the validation of the small-signal equivalent circuit used for modeling UTBB MOSFETs is investigated by comparing simulated and measured S -parameters.
- Published
- 2016
- Full Text
- View/download PDF
23. 28 FDSOI RF Figures of Merit down to 4.2 K
- Author
-
Valeriya Kilchytska, J-P Raskin, B. Kazemi Esfeh, Lucas Nyssens, Nicolas Planes, Denis Flandre, Arka Halder, and UCL - SST/ICTM/ELEN - Pôle en ingénierie électrique
- Subjects
010302 applied physics ,Physics ,business.industry ,Silicon on insulator ,02 engineering and technology ,021001 nanoscience & nanotechnology ,01 natural sciences ,Cutoff frequency ,Logic gate ,0103 physical sciences ,MOSFET ,Optoelectronics ,Figure of merit ,Equivalent circuit ,Parasitic extraction ,Radio frequency ,0210 nano-technology ,business - Abstract
This work presents a detailed RF characterization of 28 FDSOI nMOSFETs at cryogenic temperatures down to 4.2 K. Two main RF Figures of Merit (FoMs), i.e. current gain cutoff frequency (f T ) and maximum oscillation frequency (f max ), as well as parasitic elements of the small-signal equivalent circuit are extracted from the measured S-parameters. The observed behavior of RF FoMs versus temperature is discussed in terms of small-signal equivalent circuit elements, both intrinsic and extrinsic (parasitics). This study suggests 28 FDSOI nMOSFETs as a good candidate for future cryogenic applications down to 4.2 K and clarifies the origin and limitations of the performance.
- Published
- 2019
24. 28 FDSOI RF Figures of Merits and Parasitic Elements at Cryogenic Temperature
- Author
-
Michel Haond, Nicolas Planes, Valeria Kilchytska, Denis Flandre, J-P Raskin, and B. Kazemi Esfehsp
- Subjects
010302 applied physics ,Materials science ,business.industry ,Silicon on insulator ,02 engineering and technology ,Cryogenics ,021001 nanoscience & nanotechnology ,01 natural sciences ,Cutoff frequency ,Logic gate ,0103 physical sciences ,MOSFET ,Optoelectronics ,Equivalent circuit ,Figure of merit ,Radio frequency ,0210 nano-technology ,business - Abstract
This work presents, for the first time to our best knowledge, RF characterization of 28 nm FDSOI CMOS process at cryogenic temperatures including extraction of parasitic elements of small-signal equivalent circuit and two main RF Figures of Merit (FoM), i.e. current cutoff frequency (fT) and maximum oscillation frequency (fmax). Increases of fT and fmax by about 85 GHz and 30 GHz, respectively, are demonstrated at cryogenic temperatures. The observed behavior of RF FoMs versus temperature is analyzed in terms of small-signal equivalent circuit elements. This study suggests 28 nm FDSOI as a good candidate for future cryogenic applications.
- Published
- 2018
- Full Text
- View/download PDF
25. 28 FDSOI analog and RF Figures of Merit at cryogenic temperatures
- Author
-
M. Masselus, Michel Haond, Denis Flandre, Jean-Pierre Raskin, Valeria Kilchytska, Nicolas Planes, and B. Kazemi Esfeh
- Subjects
010302 applied physics ,Materials science ,Equivalent series resistance ,business.industry ,Transconductance ,Silicon on insulator ,02 engineering and technology ,Cryogenics ,021001 nanoscience & nanotechnology ,01 natural sciences ,Threshold voltage ,0103 physical sciences ,MOSFET ,Figure of merit ,Optoelectronics ,Radio frequency ,0210 nano-technology ,business - Abstract
This work presents a detailed characterization of 28 nm FDSOI CMOS process at cryogenic temperatures. Electrostatic, Analog and RF Figures of Merit (FoM) are studied for the first time to our best knowledge. At cryogenic temperatures, 20–70% enhancement of drain current, Id, and maximum transconductance, gm_max, values as well as up to 100 GHz increase of cut-off frequency, fT, are demonstrated. Temperature behavior of analog and RF FoMs is discussed in terms of mobility and series resistance effect. This first study suggests 28FDSOI as a good contender for future read-out electronics around qubits.
- Published
- 2018
- Full Text
- View/download PDF
26. Comparison of self-heating and its effect on analogue performance in 28 nm bulk and FDSOI
- Author
-
Valeriya Kilchytska, Michel Haond, Jean-Pierre Raskin, Nicolas Planes, Denis Flandre, and Sergej Makovejev
- Subjects
010302 applied physics ,Materials science ,business.industry ,Thermal resistance ,Transistor ,Electrical engineering ,Gate length ,02 engineering and technology ,021001 nanoscience & nanotechnology ,Condensed Matter Physics ,01 natural sciences ,Electronic, Optical and Magnetic Materials ,law.invention ,law ,0103 physical sciences ,Materials Chemistry ,Optoelectronics ,Degradation (geology) ,Electrical and Electronic Engineering ,0210 nano-technology ,business ,Self heating ,Device parameters - Abstract
In this work self-heating and its effect on analogue device parameters are compared in 28 nm technology bulk and FDSOI MOS devices. It is shown that for self-heating characterisation in advanced MOSFETs the RF extraction technique is more suitable than the pulsed I – V . It is found that the thermal resistance is ∼3.4 times higher and the temperature rise is ∼2.5 times higher in 28 nm gate length FDSOI than in bulk. However, in spite of stronger self-heating, FDSOI devices outperform bulk over a wide frequency range. Moreover, device parameters degradation with temperature is attenuated in FDSOI transistors.
- Published
- 2016
- Full Text
- View/download PDF
27. Wide frequency band assessment of 28nm FDSOI technology platform for analogue and RF applications
- Author
-
B. Kazemi Esfeh, Michel Haond, Jean-Pierre Raskin, Nicolas Planes, Sergej Makovejev, V. Barral, Valeriya Kilchytska, and Denis Flandre
- Subjects
Coupling ,Engineering ,business.industry ,Frequency band ,Transconductance ,Electrical engineering ,Conductance ,Substrate (electronics) ,Condensed Matter Physics ,First generation ,Electronic, Optical and Magnetic Materials ,Materials Chemistry ,Figure of merit ,Optoelectronics ,Electrical and Electronic Engineering ,business ,Ground plane - Abstract
This work presents an in-depth wide-frequency band assessment of 28 nm FDSOI MOSFETs for analogue and RF applications. The focus is mainly on such figures of merit (FoM) as the transconductance gm, the output conductance gd, the intrinsic gain Av and the cut-off frequencies fT and fmax. Firstly, 28 nm FDSOI MOSFETs are compared with other advanced devices and are shown to outperform them. Secondly, gm–Av analogue metric is demonstrated to be affected by operation frequency. Small-signal parameters variation is limited and dominated by self-heating effect. This is in contrast to the first generation of ultra-thin body and BOX devices without a ground plane where coupling through the substrate has a considerable effect. Thirdly, the self-heating effect is analysed and shown to be smaller than previously predicted by simulations for such devices. Fourthly, it is shown that fT of 280 GHz and fmax of 250 GHz are reachable in the shortest devices. These values are compared to those of the first generation of UTBB devices through the effect of parasitic elements.
- Published
- 2015
- Full Text
- View/download PDF
28. An in-depth analysis of temperature effect on DIBL in UTBB FD SOI MOSFETs based on experimental data, numerical simulations and analytical models
- Author
-
Nicolas Planes, Renato Giacomini, Denis Flandre, Valeria Kilchytska, Michel Haond, G. de Streel, and A. S. N. Pereira
- Subjects
010302 applied physics ,Work (thermodynamics) ,Engineering ,Inversion charge ,business.industry ,Spice ,Transistor ,Experimental data ,Silicon on insulator ,Drain-induced barrier lowering ,02 engineering and technology ,Atmospheric temperature range ,021001 nanoscience & nanotechnology ,Condensed Matter Physics ,01 natural sciences ,Electronic, Optical and Magnetic Materials ,Computational physics ,law.invention ,law ,0103 physical sciences ,Materials Chemistry ,Electronic engineering ,Electrical and Electronic Engineering ,0210 nano-technology ,business - Abstract
The Drain Induced Barrier Lowering (DIBL) behavior in Ultra-Thin Body and Buried oxide (UTBB) transistors is investigated in details in the temperature range up to 150 °C, for the first time to the best of our knowledge. The analysis is based on experimental data, physical device simulation, compact model (SPICE) simulation and previously published models. Contrary to MASTAR prediction, experiments reveal DIBL increase with temperature. Physical device simulations of different thin-film fully-depleted (FD) devices outline the generality of such behavior. SPICE simulations, with UTSOI DK2.4 model, only partially adhere to experimental trends. Several analytic models available in the literature are assessed for DIBL vs. temperature prediction. Although being the closest to experiments, Fasarakis’ model overestimates DIBL(T) dependence for shortest devices and underestimates it for upsized gate lengths frequently used in ultra-low-voltage (ULV) applications. This model is improved in our work, by introducing a temperature-dependent inversion charge at threshold. The improved model shows very good agreement with experimental data, with high gain in precision for the gate lengths under test.
- Published
- 2017
- Full Text
- View/download PDF
29. 28FDSOI technology for low-voltage, analog and RF applications
- Author
-
Nicolas Planes, S. Kohler, Andreia Cathelin, P. Scheer, Franck Arnaud, and C. Charbuillet
- Subjects
Engineering ,business.industry ,Effective capacitance ,Electrical engineering ,Silicon on insulator ,law.invention ,Capacitor ,law ,MOSFET ,Hardware_INTEGRATEDCIRCUITS ,Electronic engineering ,Process optimization ,business ,Low voltage ,Efficient energy use ,Leakage (electronics) - Abstract
This paper describes a complete process/design co-optimization methodology based on Fully Depleted SOI (FDSOI) technology. A process optimization is detailed through significant effective capacitance reduction, in order to optimize jointly frequency/leakage ratio and high frequency performances. In this objective, an efficient and low cost offset-spacers morphology has been designed to achieve maximum performance benefits. Both digital, analog and RF performances are exposed, and compared to 28LP gate-first technology. We evidence that FDSOI brings energy efficiency digital and AMS/RF breakthrough for IoT.
- Published
- 2016
- Full Text
- View/download PDF
30. Study of Hot-Carrier-Induced Traps in Nanoscale UTBB FD-SOI MOSFETs by Low-Frequency Noise Measurements
- Author
-
Gerard Ghibaudo, X. Mescot, Nicolas Planes, T.A. Karatsori, Charalabos A. Dimitriadis, Sebastien Haendler, Christoforos G. Theodorou, Aristotle University of Thessaloniki, Department of Physics, Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC ), Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Centre National de la Recherche Scientifique (CNRS)-Université Grenoble Alpes [2016-2019] (UGA [2016-2019]), STMicroelectronics [Crolles] (ST-CROLLES), ARISTEIA II, European Project: 325633,EC:FP7:SP1-JTI,ENIAC-2012-2,PLACES2BE(2012), European Project: 662175,H2020,ECSEL-2014-2,WAYTOGO FAST(2015), Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC), and Centre National de la Recherche Scientifique (CNRS)-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Institut National Polytechnique de Grenoble (INPG)-Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP)-Université Grenoble Alpes (UGA)
- Subjects
Materials science ,Infrasound ,Silicon on insulator ,02 engineering and technology ,01 natural sciences ,0103 physical sciences ,MOSFET ,Electrical and Electronic Engineering ,Lorentzian noise ,hot carriers (HCs) ,[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics ,010302 applied physics ,Noise measurement ,business.industry ,Subthreshold conduction ,Flicker noise ,Electrical engineering ,Time constant ,021001 nanoscience & nanotechnology ,Electronic, Optical and Magnetic Materials ,Amplitude ,random telegraph noise (RTN) ,Optoelectronics ,0210 nano-technology ,business ,Noise (radio) ,fully depleted silicon-on-insulator (FD-SOI) MOSFETs - Abstract
International audience; The hot carrier (HC)-induced traps in nanoscale fully depleted ultrathin body and buried oxide nMOSFETs are investigated by low-frequency noise (LFN) measurements in the frequency and time domains. The measured noise spectra are composed of 1/f and Lorentzian-type components. The Lorentzian noise is due to either generation-recombination noise or random telegraph noise (RTN). Based on the LFN results, the effect of the HC stress on fully depleted silicon-on-insulator MOSFETs is investigated after short- and long-time stress. The capture and emission time constants responsible for the RTN noise were calculated as the average duration time of the high/low drain current state, respectively. Analysis of RTN traps detected in fresh and HC-stressed devices indicates that the RTN amplitude is uncorrelated to the trap time constants, i.e., the impact of the trap depth from the interface is masked by that of the trap location over the channel. The overall results lead to an analytical expression for the RTN amplitude, enabling to predict the RTN changes from the subthreshold to the above-threshold region.
- Published
- 2016
- Full Text
- View/download PDF
31. 28nm FDSOI technology sub-0.6V SRAM Vmin assessment for ultra low voltage applications
- Author
-
F. Giner, D. Noblet, F. Terrier, S. Ibars, Florian Cacho, Sebastien Haendler, Damien Croain, P. Mergault, Nicolas Planes, Franck Arnaud, Christophe Lecocq, M. Parra, Olivier Weber, Alexandre Villaret, David Turgis, R. Ranica, C. Julien, S. Naudet, Lorenzo Ciampolini, V. Huard, and M. Quoirin
- Subjects
Computer science ,business.industry ,Electrical engineering ,Electronic engineering ,02 engineering and technology ,Static random-access memory ,Process variability ,021001 nanoscience & nanotechnology ,0210 nano-technology ,business ,Low voltage ,Leakage (electronics) - Abstract
Vmin measurements in 28nm FDSOI technology on 128Mb SRAM bitcells from −40°C to 125°C are reported in this paper. Adding the silicon ageing behavior and the process variability, we have developed a complete model and demonstrated end-of-life SRAM Vmin of 0.6V and 0.5V on 20Mb with 0.120µm2 and 0.152µm2 bitcells, respectively. This is the first report of a such extensive SRAM Vmin assessment at the 28nm node. The construction of write limited bitcells, combined with write assist design technique, was found to be the most efficient way to achieve ultra low Vmin in 28nm FDSOI technology. In addition, Vmin retention below 0.4V is demonstrated in 0.120µm2 bitcells, leading to the enablement of ultra-low leakage bitcells with 2pA/cell in retention mode.
- Published
- 2016
- Full Text
- View/download PDF
32. Characterization and modeling of drain current local variability in 28 and 14 nm FDSOI nMOSFETs
- Author
-
Nicolas Planes, Emmanuel Josse, Sebastien Haendler, Gerard Ghibaudo, E.G. Ioannidis, Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC ), Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Centre National de la Recherche Scientifique (CNRS)-Université Grenoble Alpes [2016-2019] (UGA [2016-2019]), STMicroelectronics [Crolles] (ST-CROLLES), European Project: 325633,EC:FP7:SP1-JTI,ENIAC-2012-2,PLACES2BE(2012), and European Project: 662175,H2020,ECSEL-2014-2,WAYTOGO FAST(2015)
- Subjects
Materials science ,Monte Carlo method ,02 engineering and technology ,Hardware_PERFORMANCEANDRELIABILITY ,01 natural sciences ,law.invention ,law ,0103 physical sciences ,MOSFET ,Materials Chemistry ,Electronic engineering ,Hardware_INTEGRATEDCIRCUITS ,Electrical and Electronic Engineering ,[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics ,Drain current ,010302 applied physics ,Characterization Modeling ,Mismatch Variability ,Transistor ,021001 nanoscience & nanotechnology ,Condensed Matter Physics ,Electronic, Optical and Magnetic Materials ,Characterization (materials science) ,0210 nano-technology ,Hardware_LOGICDESIGN - Abstract
In this paper, we present, for the first time, a detailed investigation of the drain current local variability in advanced n-MOS devices from 28 and 14 nm FDSOI technology nodes. A simple MOSFET compact model is built to reproduce the local variability I d – V g characteristics of paired transistors using a Monte Carlo simulation with normally distributed MOSFET parameters ( V th , β and R sd ).
- Published
- 2016
- Full Text
- View/download PDF
33. Circuit-Level Modeling of SRAM Minimum Operating Voltage Vddmin in the C40 Node
- Author
-
Olivier Callen, Daniel Noblet, Amit Chhabra, Siddharth Gupta, Shamsi Azmi, Pierre Malinge, Lorenzo Ciampolini, Dibya Dipti, Sebastien Haendler, Nicolas Planes, Christophe Lecocq, Shishir Kumar, and David Turgis
- Subjects
Computer science ,business.industry ,Electrical engineering ,Node (circuits) ,Static random-access memory ,Electrical and Electronic Engineering ,Operating voltage ,business - Published
- 2012
- Full Text
- View/download PDF
34. 65nm Low Power (LP) SOI Technology on High Resistivity (HR) Substrate for WLAN and Mmwave SOCs
- Author
-
Frederic Gianesello, Nicolas Planes, Baudouin Martineau, Sebastien Haendler, Christine Raynaud, Patricia Touret, and Georges Guegan
- Subjects
High resistivity ,Materials science ,business.industry ,Electrical engineering ,Silicon on insulator ,Optoelectronics ,Substrate (printing) ,business ,Power (physics) - Abstract
We present a 65nm RF SOI CMOS technology, targeted as Low Power (LP) to serve mobile applications. The integration has been made on High Resistive (HR) back substrate 300mm SOI wafers from SOITEC to improve performances in high frequency range, compared to bulk [1, 2]. For the first time, low leakage SRAM (Isb< 10pA at 0.9V, 25{degree sign}C, for 0.62µm2 and 0.52µm2 cells) are integrated on these HR wafers, and the paper reports a 30% power reduction in operation for a given maximum speed, compared to similar SRAM design on bulk. Furthermore, we have demonstrated a 21% measured power-delay product reduction compared to bulk, at 125{degree sign}C, on loaded ring oscillators.
- Published
- 2009
- Full Text
- View/download PDF
35. Analysis and modelling of temperature effect on DIBL in UTBB FD SOI MOSFETs
- Author
-
Michel Haond, Denis Flandre, Valeria Kilchytska, G. de Streel, Nicolas Planes, Renato Giacomini, and A. S. N. Pereira
- Subjects
010302 applied physics ,Work (thermodynamics) ,Inversion charge ,Materials science ,Spice ,Transistor ,Silicon on insulator ,Drain-induced barrier lowering ,02 engineering and technology ,Atmospheric temperature range ,021001 nanoscience & nanotechnology ,01 natural sciences ,Computational physics ,law.invention ,law ,0103 physical sciences ,Electronic engineering ,Device simulation ,0210 nano-technology - Abstract
The Drain Induced Barrier Lowering (DIBL) behavior in Ultra-Thin Body and Buried oxide (UTBB) transistors is investigated in details in the temperature range up to 150°C, for the first time to the best of our knowledge. The analysis is based on experimental data, physical device simulation, compact model (SPICE) simulation and previously published models. Contrarily to MASTAR prediction, experiments reveal DIBL increase with temperature. Physical device simulations of different thin-film fully-depleted (FD) devices outline the generality of such behavior. SPICE simulations, with UTSOI DK2.4 model, only partially adhere to experimental trends. Several analytic models available in the literature are assessed for DIBL vs. temperature prediction. Although being the closest to experiments, Fasarakis' model overestimates DIBL(T) dependence for shortest devices and underestimates it for upsized gate lengths frequently used in ULV (ultra-low-voltage) applications. This model is improved in our work, by introducing a temperature-dependent inversion charge at threshold. The improved model showed very good agreement with experimental data, with high gain in precision for the gate lengths under test.
- Published
- 2016
- Full Text
- View/download PDF
36. Analytical Compact Model for Lightly Doped Nanoscale Ultrathin-Body and Box SOI MOSFETs With Back-Gate Control
- Author
-
Nicolas Planes, Christoforos G. Theodorou, T.A. Karatsori, Charalabos A. Dimitriadis, A. Tsormpatzoglou, Sebastien Haendler, Gerard Ghibaudo, E. G. Ioannidis, Aristotle University of Thessaloniki, Department of Physics, Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC), Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Institut National Polytechnique de Grenoble (INPG)-Centre National de la Recherche Scientifique (CNRS), STMicroelectronics [Crolles] (ST-CROLLES), ARISTEIA II project, and Centre National de la Recherche Scientifique (CNRS)-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Institut National Polytechnique de Grenoble (INPG)-Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP)-Université Grenoble Alpes (UGA)
- Subjects
Materials science ,fully depleted silicon-on-insulator (FD-SOI) ultrathin-body and box (UTBB) MOSFETs ,Channel length modulation ,business.industry ,Semiconductor device modeling ,Silicon on insulator ,Saturation velocity ,Electronic, Optical and Magnetic Materials ,Threshold voltage ,Velocity overshoot ,Logic gate ,compact model ,MOSFET ,Electronic engineering ,Optoelectronics ,Electrical and Electronic Engineering ,[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics ,business ,Back-gate control - Abstract
International audience; An analytical drain-current compact model for lightly doped short-channel ultrathin-body and box fully depleted silicon-on-insulator MOSFETs with back-gate control is presented. The model includes the effects of drain-induced barrier lowering, channel-length modulation, saturation velocity, mobility degradation, quantum confinement, velocity overshoot, and self-heating. The proposed model has been validated by comparing with the experimental transfer and output characteristics of devices with the channel lengths of 30 and 240 nm and with back bias varying from -3 to +3 V. The good accuracy of the model makes it suitable for implementation in circuit simulation tools.
- Published
- 2015
- Full Text
- View/download PDF
37. Comparative study of parasitic elements on RF FoM in 28 nm FD SOI and bulk technologies
- Author
-
Michel Haond, Denis Flandre, J-P Raskin, Valeria Kilchytska, Nicolas Planes, and B. Kazemi Esfeh
- Subjects
Materials science ,business.industry ,Electrical engineering ,Silicon on insulator ,Equivalent circuit ,Figure of merit ,Optoelectronics ,Parasitic extraction ,business ,Buried oxide - Abstract
This work presents a comparison of parasitic elements (capacitances and resistances) in a view of their effect on RF Figures of Merit (FoM) in 28 nm fully-depleted silicon-on-insulator (FD SOI) ultra-thin body and buried oxide (UTBB) MOSFETs and their Bulk counterparts. Complete set of small-signal equivalent circuit elements (both “intrinsic”, i.e. device related and “extrinsic”, i.e. parasitic) are extracted from S-parameters measurements in a frequency range up to 40 GHz. It is shown that detrimental/harmful effect of parasitics, particularly capacitances, is stronger in 28 nm bulk technology compared to 28 FD SOI.
- Published
- 2015
- Full Text
- View/download PDF
38. Hot carrier degradation mechanisms of short-channel FDSOI n-MOSFETs
- Author
-
T.A. Karatsori, Sebastien Haendler, Christoforos G. Theodorou, C.A. Dimitriadis, Gerard Ghibaudo, Nicolas Planes, Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC), Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Institut National Polytechnique de Grenoble (INPG)-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Centre National de la Recherche Scientifique (CNRS), Aristotle University of Thessaloniki, Department of Physics, STMicroelectronics [Crolles] (ST-CROLLES), and ARISTEIA II(Project 4154 of the GreekGeneral Secretariat for Research and Technology, co-funded by theEuropean Social Fund and national funds)
- Subjects
Materials science ,business.industry ,020208 electrical & electronic engineering ,Gate dielectric ,Electrical engineering ,020206 networking & telecommunications ,02 engineering and technology ,Dielectric ,[SPI.TRON]Engineering Sciences [physics]/Electronics ,Stress (mechanics) ,Logic gate ,0202 electrical engineering, electronic engineering, information engineering ,Optoelectronics ,Degradation (geology) ,[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics ,business ,AND gate ,Communication channel ,Voltage - Abstract
session poster; International audience; The HC degradation of nanoscale FD-SOI n-MOSFETs has been investigated under the worst bias stress conditions (Vds,stress = Vgs,stress). At high stress voltages the hot carriers injected into the gate dielectric are the main degradation mechanism, superseding the interface degradation. The proposed degradation mechanisms are supported with the interface and gate dielectric trap properties extracted from LFN measurements.
- Published
- 2015
- Full Text
- View/download PDF
39. New LFN and RTN analysis methodology in 28 and 14nm FD-SOI MOSFETs
- Author
-
E. G. Ioannidis, Sebastien Haendler, Gerard Ghibaudo, Charalabos A. Dimitriadis, Christoforos G. Theodorou, Emmanuel Josse, Nicolas Planes, Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC), Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Institut National Polytechnique de Grenoble (INPG)-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Centre National de la Recherche Scientifique (CNRS), STMicroelectronics [Crolles] (ST-CROLLES), Aristotle University of Thessaloniki, Department of Physics, NANO2017, and European Project: 325633,EC:FP7:SP1-JTI,ENIAC-2012-2,PLACES2BE(2012)
- Subjects
010302 applied physics ,Engineering ,business.industry ,Transistor ,Electrical engineering ,Silicon on insulator ,02 engineering and technology ,Hardware_PERFORMANCEANDRELIABILITY ,021001 nanoscience & nanotechnology ,01 natural sciences ,Noise (electronics) ,Threshold voltage ,law.invention ,[SPI.TRON]Engineering Sciences [physics]/Electronics ,CMOS ,law ,Logic gate ,0103 physical sciences ,Electronic engineering ,Hardware_INTEGRATEDCIRCUITS ,Node (circuits) ,[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics ,0210 nano-technology ,business ,Cadence - Abstract
session poster; International audience; A thorough investigation and statistical analysis of the low-frequency (LFN) and random telegraph noise (RTN) in 28 and 14nm FD-SOI CMOS transistors is presented, for the first time. It is shown that the 14nm technology node is improved in terms of threshold voltage fluctuations when compared to the 28nm one. A new analysis method that directly probes the RTN presence is also proposed. Finally, the LFN/RTN impact on the device dynamic variability is presented through CADENCE design suite circuit simulations.
- Published
- 2015
- Full Text
- View/download PDF
40. 65nm LP/GP mix low cost platform for multi-media wireless and consumer applications
- Author
-
L. Vishnubhotla, Pierre Morin, Robert Fox, S. Boret, R. Difrenza, B. Tavel, K. Rochereau, P. Stolk, C. Detcheverry, Daniel Gloria, M.T. Basso, M. Woo, M. Broekaart, B. Duriez, P. Garnier, D. Reber, Y. Trouille, J. Bienacel, M. Denais, D. Barge, C. Ortolland, K. Cooper, Frederic Boeuf, S. Vanbergue, Vincent Huard, Jean-Damien Chapon, J. Belledent, Pascal Gouraud, Nicolas Planes, Franck Arnaud, P. Abramowitz, E. Saboure, Y. Laplanche, C. Julien, M. Bidaud, M. Marin, and Romain Gwoziecki
- Subjects
Engineering ,business.industry ,Transistor ,Electrical engineering ,Hardware_PERFORMANCEANDRELIABILITY ,Ring oscillator ,Condensed Matter Physics ,Electronic, Optical and Magnetic Materials ,law.invention ,CMOS ,law ,Low-power electronics ,Dynamic demand ,Hardware_INTEGRATEDCIRCUITS ,Materials Chemistry ,Electronic engineering ,Power semiconductor device ,Flicker noise ,Electrical and Electronic Engineering ,business ,Low voltage ,NMOS logic - Abstract
A complete 65 nm CMOS platform, called LP/GP Mix, has been developed employing thick oxide transistor (IO), Low Power (LP) and General Purpose (GP) devices on the same chip. Dedicated to wireless multi-media and consumer applications, this new triple gate oxide platform is low cost (+1mask only) and saves over 35% of dynamic power with the use of the low operating voltage GP. The LP/GP mix shows competitive digital performance with a ring oscillator (FO = 1) speed equal to 7 ps per stage (GP) and 6T-SRAM static power lower than 10 pA/cell (LP). Compatible with mixed-signal design requirements, transistors show high voltage gain, low mismatch factor and low flicker noise. Moreover, to address mobile phone demands, excellent RF performance has been achieved with F T = 160 GHz for LP and 280 GHz for GP nMOS transistors.
- Published
- 2006
- Full Text
- View/download PDF
41. Dynamic single-p-well SRAM bitcell characterization with back-bias adjustment for optimized wide-voltage-range SRAM operation in 28nm UTBB FD-SOI
- Author
-
Olivier P. Thomas, Borivoje Nikolic, R. Ranica, Nicolas Planes, Philippe Flatresse, Brian Zimmer, Seng Oon Toh, and Lorenzo Ciampolini
- Subjects
Engineering ,Hardware_MEMORYSTRUCTURES ,business.industry ,Electrical engineering ,Silicon on insulator ,Power (physics) ,Data retention voltage ,Electronic engineering ,Overhead (computing) ,Voltage range ,Back bias ,Static random-access memory ,business ,Access time - Abstract
This paper demonstrates the 28nm ultra-thin body and buried oxide (UTBB) FD-SOI high-density (0.120µm2) single p-well (SPW) bitcell architecture for the design of low-power wide voltage range systems enabled by back-bias adjustment. The results from a 140kb programmable dynamic SRAM characterization test module provide both information about location and cause of failures as well as power and performance by mimicking system operating conditions over a wide supply voltage range. A 410mV minimum operating voltage and less than 310mV data retention voltage with a leakage current close to 100fA/bitcell are measured. Improved bitcell read access time and write-ability through back-bias are demonstrated with less than 5% of stand-by power overhead.
- Published
- 2014
- Full Text
- View/download PDF
42. 28 nm FD SOI Technology Platform RF FoM
- Author
-
B. Kazemi Esfeh, Michel Haond, V. Barral, Nicolas Planes, Denis Flandre, Jean-Pierre Raskin, and Valeria Kilchytska
- Subjects
Materials science ,business.industry ,law ,Oscillation ,Transistor ,Electrical engineering ,Optoelectronics ,Silicon on insulator ,Figure of merit ,business ,Buried oxide ,law.invention - Abstract
This work provides a detailed study of 28 nm fully-depleted silicon-on-insulator (FD SOI) ultra-thin body and buried oxide (BOX) (UTBB) MOSFETs for high frequency applications. RF figures of merit (FoM), i.e. the current gain cut-off frequency (f T ) and the maximum oscillation frequency (f max ), are presented for different transistor geometries. The parasitic gate and source/drain series resistances, as well as capacitances and their effect on RF performance are analyzed.
- Published
- 2014
- Full Text
- View/download PDF
43. Mixed-single well 8T SRAM bitcell for wide voltage range in 28nm FDSOI
- Author
-
R. Ranica, Lorenzo Ciampolini, A. Makosiej, Nicolas Planes, and Olivier Thomas
- Subjects
Engineering ,Hardware_MEMORYSTRUCTURES ,business.industry ,Metric (mathematics) ,Electrical engineering ,Electronic engineering ,Biasing ,Voltage range ,Back bias ,Static random-access memory ,Approx ,business ,Low voltage - Abstract
Enabling high speed SRAM operation at low voltage is typically limited by variability and low device drivability. Most of the reported low-voltage SRAM bitcells show significant area penalty and low performances. This paper proposes a Mixed-Single Well (MSW) 8T SRAM bitcell, which takes advantage of wide back bias voltage range capability of ultra-thin body and box (UTBB) FD-SOI technology The bitcell is evaluated in 28nm using the read-after-write (RAW) dynamic metric which overcomes the limitations of standard readability (RA) and writeability (WA) approaches. It is demonstrated that body biasing tuning enables operation of the proposed bitcell at approx. 5.6s at 0.4V with over 100MHz.
- Published
- 2014
- Full Text
- View/download PDF
44. Statistical analysis of dynamic variability in 28nm FD-SOI MOSFETs
- Author
-
Nicolas Planes, E. G. Ioannidis, Charalabos A. Dimitriadis, Christoforos G. Theodorou, Sebastien Haendler, Gerard Ghibaudo, Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC), Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Institut National Polytechnique de Grenoble (INPG)-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Centre National de la Recherche Scientifique (CNRS), Aristotle University of Thessaloniki, STMicroelectronics [Crolles] (ST-CROLLES), European Project: 325633,EC:FP7:SP1-JTI,ENIAC-2012-2,PLACES2BE(2012), and Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Institut National Polytechnique de Grenoble (INPG)-Centre National de la Recherche Scientifique (CNRS)
- Subjects
010302 applied physics ,Physics ,Infrasound ,020208 electrical & electronic engineering ,Silicon on insulator ,02 engineering and technology ,Hardware_PERFORMANCEANDRELIABILITY ,Low frequency ,01 natural sciences ,Computational physics ,[SPI.TRON]Engineering Sciences [physics]/Electronics ,Square root ,Rise time ,0103 physical sciences ,MOSFET ,Dispersion (optics) ,0202 electrical engineering, electronic engineering, information engineering ,Electronic engineering ,Hardware_INTEGRATEDCIRCUITS ,Statistical analysis ,[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics - Abstract
session B8L-E: Variability and Reliability in advanced MOSFETs; International audience; The impact of the dynamic variability due to low frequency and RTS fluctuations on single MOSFET operation from 28nm FD-SOI technology is investigated for the first time. It is shown that, for small rise time of ramp gate voltage, the drain current characteristics I d (V g ) exhibit a huge sweep-to-sweep dispersion due to the low frequency noise. Such a single device dynamic variability, which scales as the reciprocal square root of device area, is added to the static mismatch contribution and could amount up to ≈30% of static variability sources.
- Published
- 2014
- Full Text
- View/download PDF
45. Variability of UTBB MOSFET analog figures of merit in wide frequency range
- Author
-
Michel Haond, Denis Flandre, Valeriya Kilchytska, Sergej Makovejev, Jean-Pierre Raskin, Nicolas Planes, V. Barral, and Babak Kazemi Esfeh
- Subjects
Engineering ,business.industry ,MOSFET ,Electrical engineering ,Range (statistics) ,Silicon on insulator ,Optoelectronics ,Figure of merit ,business ,Buried oxide - Abstract
Inter-die variability of analog figures of merit of ultra-thin body and buried oxide (UTBB) FDSOI MOSFETs was studied in a wide frequency range. We demonstrate that variability in the entire frequency range is small and does not exceed 5%, which is considerably less than in previously published results on SOI FinFETs. An effect of frequency on the analog figures of merit variability is discussed and preliminary explanation is proposed.
- Published
- 2014
- Full Text
- View/download PDF
46. Wide frequency band assessment of 28 nm FDSOI technology platform for analogue and RF applications
- Author
-
Michel Haond, B. Kazemi Esfeh, Nicolas Planes, Denis Flandre, Sergej Makovejev, Jean-Pierre Raskin, Valeriya Kilchytska, and V. Barral
- Subjects
Materials science ,business.industry ,Frequency band ,Transconductance ,MOSFET ,Electrical engineering ,Silicon on insulator ,Figure of merit ,Optoelectronics ,Radio frequency ,business ,Cutoff frequency ,Ground plane - Abstract
This work presents an in-depth wide-frequency band assessment of 28 nm FDSOI MOSFETs for analogue and RF applications. The focus is mainly on such figures of merit (FoM) as the transconductance g m , the output conductance g d , the intrinsic gain A v and the cut-off frequencies f t and f max . Firstly, 28 nm FDSOI MOSFETs are compared with other advanced devices and are shown to outperform them. Secondly, g m -A v analogue metrics is demonstrated to be affected by operation frequency. Small-signal parameters variation is limited and dominated by self-heating effect. This is in contrast to the first generation of ultra-thin body and BOX devices without a ground plane where coupling through the substrate has a considerable effect. Thirdly, the self-heating effect is analysed and shown to be smaller than previously predicted by simulations for such devices. Fourthly, it is shown that f t reaches ∼270 GHz in the shortest devices.
- Published
- 2014
- Full Text
- View/download PDF
47. Analysis of process impact on local variability thanks to addressable transistors arrays
- Author
-
Flore Kergomard, Yann Carminati, Thomas Quemerais, A. Bajolet, Franck Arnaud, Julien Rosa, Nicolas Planes, Antoine Cros, P. Normandon, and David Petit
- Subjects
Very-large-scale integration ,Materials science ,Silicon ,business.industry ,Transistor ,Silicon on insulator ,chemistry.chemical_element ,Hardware_PERFORMANCEANDRELIABILITY ,law.invention ,chemistry ,Hardware_GENERAL ,law ,Logic gate ,MOSFET ,Hardware_INTEGRATEDCIRCUITS ,Electronic engineering ,Optoelectronics ,Wafer ,business ,Communication channel - Abstract
We designed an addressable transistors array to analyse local variability at the wafer scale. On FDSOI substrates, we measure no impact of the silicon thickness variations on short channel transistors, and demonstrate that the impact on large area transistors is no more visible when the Tsi is well controlled.
- Published
- 2014
- Full Text
- View/download PDF
48. Raman Investigation of Stress Relaxation at the 3C-SiC/Si Interface
- Author
-
L. A. Falkovsky, Jean Camassel, Nicolas Planes, and Jean-Marie Bluet
- Subjects
symbols.namesake ,Materials science ,Mechanics of Materials ,Interface (Java) ,Mechanical Engineering ,symbols ,Stress relaxation ,General Materials Science ,Composite material ,Condensed Matter Physics ,Raman spectroscopy - Published
- 1998
- Full Text
- View/download PDF
49. Impact of local back biasing on performance in hybrid FDSOI/bulk high-k/metal gate low power (LP) technology
- Author
-
Nicolas Planes, J. Pradelle, Pierre Perreau, P. Brun, Olivier Weber, Konstantin Bourdelle, Thierry Poiroux, Bich-Yen Nguyen, J. Ducote, Claire Fenouillet-Beranger, Remi Beneyton, R. Bianchini, B. Orlando, Francois Andrieu, A. Margain, L. Tosti, F. Abbate, C. Borowiak, C. Richard, D. Pellissier-Tanon, O. Faynot, C. Richier, T. Benoist, Magali Gregoire, Pascal Gouraud, Frederic Boeuf, Thomas Skotnicki, J. Bustos, Sebastien Haendler, E. Gourvest, Laboratoire d'Electronique et des Technologies de l'Information (CEA-LETI), Université Grenoble Alpes (UGA)-Direction de Recherche Technologique (CEA) (DRT (CEA)), Commissariat à l'énergie atomique et aux énergies alternatives (CEA)-Commissariat à l'énergie atomique et aux énergies alternatives (CEA), Institut de Microélectronique, Electromagnétisme et Photonique - Laboratoire d'Hyperfréquences et Caractérisation (IMEP-LAHC), Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP)-Institut National Polytechnique de Grenoble (INPG)-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Centre National de la Recherche Scientifique (CNRS)-Université Grenoble Alpes (UGA), STMicroelectronics [Crolles] (ST-CROLLES), Institut de Recherches sur les lois Fondamentales de l'Univers (IRFU), Commissariat à l'énergie atomique et aux énergies alternatives (CEA)-Université Paris-Saclay, Unité Commune d'Expérimentation Animale, Institut National de la Recherche Agronomique (INRA), Silicon-on-Insulator Technologies (SOITEC), Parc Technologique des Fontaines, Commissariat à l'énergie atomique et aux énergies alternatives - Laboratoire d'Electronique et de Technologie de l'Information (CEA-LETI), Direction de Recherche Technologique (CEA) (DRT (CEA)), Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Institut National Polytechnique de Grenoble (INPG)-Centre National de la Recherche Scientifique (CNRS), Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP )-Institut National Polytechnique de Grenoble (INPG)-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Centre National de la Recherche Scientifique (CNRS), and Centre National de la Recherche Scientifique (CNRS)-Université Savoie Mont Blanc (USMB [Université de Savoie] [Université de Chambéry])-Institut National Polytechnique de Grenoble (INPG)-Université Joseph Fourier - Grenoble 1 (UJF)-Institut polytechnique de Grenoble - Grenoble Institute of Technology (Grenoble INP)-Université Grenoble Alpes (UGA)
- Subjects
Power management ,Engineering ,Materials science ,Silicon on insulator ,02 engineering and technology ,01 natural sciences ,law.invention ,law ,0103 physical sciences ,Materials Chemistry ,Electrical and Electronic Engineering ,[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics ,Metal gate ,ComputingMilieux_MISCELLANEOUS ,Ground plane ,High-κ dielectric ,010302 applied physics ,business.industry ,Transistor ,Electrical engineering ,Biasing ,021001 nanoscience & nanotechnology ,Condensed Matter Physics ,Electronic, Optical and Magnetic Materials ,Threshold voltage ,Modulation ,Logic gate ,Optoelectronics ,0210 nano-technology ,business - Abstract
In this paper, we study how to boost the performance of FDSOI (Fully-Depleted Silicon On Insulator) devices with High-K and Single Metal gate by using the combination of Ultra-Thin Buried Oxide (UTBOX), Ground Plane (GP) and local back biasing integrated with our hybrid process. The interest of local back biasing is highlighted in term of threshold voltage VT modulation and power management study on the 45 nm 0.374 μm2 bitcells and on the ESD functionality as compared to bulk technology.
- Published
- 2013
- Full Text
- View/download PDF
50. Junction engineering for FDSOI technology speed/power enhancement
- Author
-
M. Mellier, Michel Haond, D. Barge, Dominique Golanski, E. Richard, Franck Arnaud, N. Guillot, Nicolas Planes, David Petit, P. Perreau, L. Pinzelli, Y. Campidelli, C. Fenouillet-Beranger, S. Lagrasta, Olivier Weber, B. Dumont, V. Barral, and Pascal Gouraud
- Subjects
Reduction (complexity) ,Engineering ,Planar ,business.industry ,Dynamic demand ,MOSFET ,Electrical engineering ,Electronic engineering ,Silicon on insulator ,Node (circuits) ,business ,Capacitance ,Power (physics) - Abstract
This work highlights the way to optimize the speed/power performance of the planar FDSOI technology at the 28nm node and beyond. The combination of gate length shrink and spacerO increase leads to 13% delay decrease and 15% dynamic power saving at same speed through capacitance reduction. It demonstrates that, as far as the access resistance penalty is kept reasonably low, increasing the spacerO is highly efficient to boost AC performance in FDSOI.
- Published
- 2013
- Full Text
- View/download PDF
Catalog
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.