Back to Search
Start Over
Subthreshold Operation of Self-Cascode Structure Using UTBB FD SOI Planar MOSFETs
- Source :
- 2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S).
- Publication Year :
- 2019
- Publisher :
- IEEE, 2019.
-
Abstract
- This paper presents an experimental analysis of the analog characteristics of self-cascode structures composed by 28 nm technological node ultra-thin body and BOX fully-depleted silicon-on-insulator planar MOSFETs, focusing on the subthreshold operation regime. Apart from the increased gain promoted by the reduction of front gate voltage, there is further improvement when the back-gate bias is used to reduce the threshold voltage of transistor close to the drain of the composite device, making this structure a promising option for low-power low-voltage (LPLV) analog applications.
- Subjects :
- 010302 applied physics
Materials science
Subthreshold conduction
business.industry
Transconductance
Transistor
Silicon on insulator
Hardware_PERFORMANCEANDRELIABILITY
02 engineering and technology
021001 nanoscience & nanotechnology
01 natural sciences
law.invention
Threshold voltage
law
Logic gate
0103 physical sciences
MOSFET
Hardware_INTEGRATEDCIRCUITS
Optoelectronics
0210 nano-technology
business
Low voltage
Hardware_LOGICDESIGN
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)
- Accession number :
- edsair.doi...........cba92f5d95d943629311d70456d4146e
- Full Text :
- https://doi.org/10.1109/s3s46989.2019.9320715