Search

Your search keyword '"PHASE detectors"' showing total 669 results

Search Constraints

Start Over You searched for: Descriptor "PHASE detectors" Remove constraint Descriptor: "PHASE detectors" Database Complementary Index Remove constraint Database: Complementary Index
669 results on '"PHASE detectors"'

Search Results

1. Design of dead-zone free PFD for fractional-N frequency synthesizer.

2. High-Accuracy Phase Frequency Detection Technology Based on BDS Time and Frequency Signals.

3. A Low-Complexity Start–Stop True Random Number Generator for FPGAs.

4. Understanding the Phase of Responsivity and Noise Sources in Frequency-Domain Multiplexed Readout of Transition Edge Sensor Bolometers.

5. A comprehensive review: ultra-low power all-digital phase-locked loop RF transceivers for biomedical monitoring applications.

6. Study on TPD Phasemeter to Suppress Low-Frequency Amplitude Fluctuation and Improve Fast-Acquiring Range for GW Detection.

7. A low-power 10Gb/s CMOS clock and data recovery circuit with a quarter-rate phase detector.

8. An Energy-Efficient 12-Bit VCO-Based Incremental Zoom ADC with Fast Phase-Alignment Scheme for Multi-Channel Biomedical Applications.

9. Research on Frequency Discrimination Method Using Multiplicative-Integral and Linear Transformation Network.

10. Comparison of Phase Extraction Methods on the Example of the PN-3 Microwave Interferometer.

11. Design of Fractional-NPLL for low phase noise.

12. An 11-bit Nyquist SAR-VCO Hybrid ADC with a Reused Ring-VCO for Power Reduction.

13. A phase noise filter for RF oscillators.

14. Single-Ended Eddy Current Micro-Displacement Sensor with High Precision Based on Temperature Compensation.

15. Coherent optical frequency transfer via 972-km fiber link.

16. The Simons Observatory: Large-Scale Characterization of 90/150 GHz TES Detector Modules.

17. A 2–20 Gbps Clock and Data Recovery Based on Phase Interpolation and Delay Locked Loop.

18. Design of a delay locked loop with low power and high operating frequency range characteristics in 180-nm CMOS process.

19. A modular programmable and linear charge pump with low current mismatch.

20. Optimisation and Performance Computation of a Phase Frequency Detector Module for IoT Devices.

21. Low power 10T phase and frequency detector for high frequency phase locked loop.

22. A 4–5.2 GHz PLL with 74.8 fs RMS jitter in 28 nm for RF Sampling Transceiver application.

23. Weak signal extraction in non-stationary channel with weak measurement.

24. An All-Digital Optical Phase-Locked Loop Suitable for Satellite Downlinks †.

25. An Ultra Low Power Integer-N PLL with a High-Gain Sampling Phase Detector for IOT Applications in 65 nm CMOS.

26. A 1.8 V 25 Mbps CMOS single-phase, phase-locked loop-based BPSK, QPSK demodulator.

27. Single-phase binary phase-shift keying, quadrature phase shift keying demodulators using an XOR gate as a phase detector.

28. Blind Zone-Less Phase Frequency Detector for a Low-Power Phase-Locked Loop Architecture.

29. Design and Development of FM and PM Receivers Using Autocorrelation Technique.

30. Design and Implementation of a Low-Complexity Multi- h CPM Receiver with Linear Phase Approximation Synchronization Algorithm.

31. Overcoming Periodic Stripe Noise in Infrared Linear Array Images: The Fourier-Assisted Correlative Denoising Method.

32. ЕФЕКТИВНІСТЬ ОПТИЧНОЇ КАЛІБРОВКИ У ВИСОКОТОЧНИХ ЛАЗЕРНИХ ДАЛЕКОМІРАХ.

33. Analysis of single photon detectors in differential phase shift quantum key distribution.

34. Status of high harmonic fast wave experimental campaign on Large Plasma Device.

35. Simulation of an Improved-Accuracy Monopulse Phase Direction Finder Based on an Adaptive Antenna Array.

36. Intelligent Sensor System with Transmission Coefficient in X-Band Frequency for Determining Sugar Content.

37. FPGA Design of Blind Zone-Suppressed Phase Frequency Detector via Reset Mask and Edge Recovery Operations.

38. Hidden Boundary of Global Stability in a Counterexample to the Kapranov Conjecture on the Pull-In Range.

39. Design of PFD with free dead zone and minimized blind zone for high speed PLL application.

40. Engineering first-order quantum phase transitions for weak signal detection.

41. Optimization of Performance Parameters of Phase Frequency Detector Using Taguchi DoE and Pareto ANOVA Techniques.

42. GPS Receivers Spoofing Detection Based on Subtractive, FCM and DBSCAN Clustering Algorithms.

43. Optimum Setting Algorithm Based PI Controller Tuning for SRF-PLL Used Grid Synchronization System.

44. Arterial Vehicle Trajectory Reconstruction Based on Stopbar Video Sensor for Automated Traffic Signal Performance Measures.

45. A 5.91–8.94GHz phase‐locked loop in 65 nm CMOS for 5G applications.

46. Wavelet subband discriminator for efficient unsupervised chest X-ray image restoration.

47. UMTSS: a unifocal motion tracking surveillance system for multi-object tracking in videos.

48. A Half-Tangent Phase-Locked Loop for Variable-Frequency Grids of the More Electric Aircraft.

49. ПРИСТРІЙ БАГАТОКАНАЛЬНОГО МОНІТОРИНГУ СИНХРОСИГНАЛІВ SMART GRID ЕНЕРГОСИСТЕМ З ОПТИМАЛЬНИМ ЗА ШВИДКОДІЄЮ ФАЗОВИМ АВТОПІДСТРОЮВАННЯМ ЧАСТОТИ.

50. Dead zone-less low power phase frequency detector, independent of duty cycle variations for charge pump phase locked loop.

Catalog

Books, media, physical & digital resources