212 results on '"Silicon-on-isolator -- Research"'
Search Results
2. Angular dependence of SOI transistor response to heavy ion irradiation
3. Total dose effects on the performance of irradiated capacitorless MSDRAM cells
4. Effects of moisture on radiation-induced degradation in CMOS SOI transistors
5. Readout ASIC SOI technology for X-Ray CCDs
6. Design and characterization of CMOS/SOI image sensors
7. Single-event upset and scaling trends in new generation of the commercial SOI PowerPC microprocessors
8. Direct measurement of SET pulse widths in 0.2-[micro]m SOI logic cells irradiated by heavy ions
9. Limiting upset cross sections of SEU hardened SOI SRAMs
10. Optimization for SEU/SET immunity on 0.15 [micro]m fully depleted CMOS/SOI digital logic devices
11. Time-domain component analysis of heavy-ion-induced transient currents in fully-depleted SOI MOSFETs
12. Modeling single-event upsets in 65-nm silicon-on-insulator semiconductor devices
13. Substrate engineering concepts to mitigate charge collection in deep trench isolation technologies
14. Statistical analysis of the charge collected in SOI and bulk devices under heavy 1on and proton irradiation--implications for digital SETs
15. Radiation dose effects in trigate SOI MOS transistors
16. Total ionizing dose effects on triple-gate FETs
17. X-ray irradiation and bias effects in fully-depleted and partially-depleted SiGe HBTs fabricated on CMOS-compatible SOI
18. Total-ionizing-dose effects in modern CMOS technologies
19. Hardness-by-design approach for 0.15 [micro]m fully depleted CMOS/SOI digital logic devices with enhanced SEU/Set immunity
20. Reducing radiation-hardened digital circuit power consumption
21. Asymmetric SEU in SOI SRAMs
22. Effect of high-temperature electron irradiation in thin gate oxide FD-SOI n-MOSFETs
23. Total dose radiation response of CMOS compatible SOI MESFETs
24. Total ionizing dose effects on deca-nanometer fully depleted SOI devices
25. Neutron-induced SEU in SRAMs: simulations with n-Si and n-O interactions
26. Neutron and proton-induced single event upsets in advanced commercial fully depleted SOI SRAMs
27. Electrical stresses on ultra-thin gate oxide SOI MOSFETs after irradiation
28. Prediction of SOI single-event effects using a simple physics-based SPICE model
29. Two-dimensional analytical threshold voltage model of nanoscale fully depleted SOI MOSFET with electrically induced S/D extension
30. A surface-potential-based high-voltage compact LDMOS transistor model
31. Advantages of the graded-channel SOI FD MOSFET for application as a Quasi-linear resistor
32. Investigation of the source/drain asymmetric effects due to gate misalignment in planar double-gate MOSFETs
33. Charge enhancement effect in NMOS bulk transistors induced by heavy ion irradiation--comparison with SOI
34. Charge trapping and low frequency noise in SOI buried oxides
35. Modeling spiral inductors in SOS processes
36. A compact threshold voltage model for gate misalignment effect of DG FD SOI nMOS devices considering fringing electric field effects
37. Direct tunneling-induced floating-body effect in 90-nm pseudo-kink-free PD SOI pMOSFETs with DTMOS-like behavior and low input power consumption
38. Two-dimensional analytical modeling of fully depleted DMG SOI MOSFET and evidence for diminished SCEs
39. Sensitive strain measurements of bonded SOI films using moire
40. An artificial fingerprint device (AFD): a study of identification number applications utilizing characteristics variation of polycrystalline silicon TFTs
41. Radiation effects in SOI technologies
42. Analysis of the specific on-resistance of vertical high-voltage DMOSFETs on SOI
43. Ultrathin body SiGe-on-insulator pMOSFETs with high-mobility SiGe surface channels
44. Ultimately thin double-gate SOI MOSFETs
45. Substrate transfer for RF technologies
46. Three-dimensional integration: technology, use, and issues for mixed-signal applications
47. Influence of device engineering on the analog and RF performances of SOI MOSFETs
48. SOI bulk and surface generation properties measured with the pseudo-MOSFET
49. Electron and hole mobility enhancement in strained SOI by wafer bonding
50. Elimination of bipolar induced drain breakdown and single transistor latch in submicron PD SOI MOSFET
Catalog
Books, media, physical & digital resources
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.