Search

Your search keyword '"FDSOI"' showing total 85 results

Search Constraints

Start Over You searched for: Descriptor "FDSOI" Remove constraint Descriptor: "FDSOI" Publication Year Range Last 3 years Remove constraint Publication Year Range: Last 3 years
85 results on '"FDSOI"'

Search Results

1. Research on the Coupling Effect of NBTI and TID for FDSOI pMOSFETs.

2. CMOS Scaling for the 5 nm Node and Beyond: Device, Process and Technology.

4. Improved Digital Performance of Modified Source-Drain FDSOI by Optimization of Buried Oxide Properties

5. Improvement of Electrical Characteristics for Nanoscale Single-Gate FDSOI Using Gate Oxide Engineering

6. Source/Drain Engineered Silicon-on-Insulator Transistor with Improved Analog Performance

7. Heterodielectric-Based Gate Oxide Stack Engineering in FDSOI Structure with Enhanced Analog Performance

8. Improvement of Leakage Current in Double Pocket FDSOI 22 nm Transistor Using Gate Metal Arrangement

9. A Perspective View of Silicon Based Classical to Non-Classical MOS Transistors and their Extension in Machine Learning.

10. Impact of Back-Gate Radiation on Single-Event Effects of Ultrathin Body and Buried Oxide Fully Depleted Silicon-on-Insulator MOSFETs.

11. Research on the Coupling Effect of NBTI and TID for FDSOI pMOSFETs

12. CMOS Scaling for the 5 nm Node and Beyond: Device, Process and Technology

13. Research on High-Dose-Rate Transient Ionizing Radiation Effect in Nano-Scale FDSOI Flip-Flops.

14. A Robust-Compact Model to Emulate Neuro-Mimetic Dynamics With Doped-HfO 2 Ferroelectric-FET Based Neurons.

15. Ultra-Low-Power Compact Neuron Circuit with Tunable Spiking Frequency and High Robustness in 22 nm FDSOI.

16. Three Temperature Regimes in Subthreshold Characteristics of FD-SOI pMOSFETs From Room-Temperature to Cryogenic Temperatures

17. Novel Approach to FDSOI Threshold Voltage Model Validated at Cryogenic Temperatures

18. Performance Analysis of Hetero-Dielectric Stacked Buried Oxide on Modified Source-Drain FDSOI MOS Transistor

19. Power Amplifier Fundamentals

20. Doherty Power Amplifier

21. Introduction

24. Investigation on Impact of Doped HfO $_{2}$ Thin Film Ferro-Dielectrics on FDSOI NCFET Under Back-Gate Bias Influence.

25. A Compact Model for Single-Event Transient in Fully Depleted Silicon on Insulator MOSFET Considering the Back-Gate Voltage Based on Time-Domain Components.

26. SEKV-E: Parameter Extractor of Simplified EKV I-V Model for Low-Power Analog Circuits

27. Current Balancing Random Body Bias in FDSOI Cryptosystems as a Countermeasure to Leakage Power Analysis Attacks

28. Characteristics of 22 nm UTBB-FDSOI technology with an ultra-wide temperature range.

29. Characterization of Ultrathin FDSOI Stacks Using Low‐Field Mobility.

30. Implication of Self-Heating Effect on Device Reliability Characterization of Multi-Finger n-MOSFETs on 22FDSOI.

31. Ferroelectric FET-Based Implementation of FitzHugh-Nagumo Neuron Model.

32. Heterogeneous FPGA Architecture Using Threshold Logic Gates for Improved Area, Power, and Performance.

33. Temperature- and variability-aware compact modeling of ferroelectric FDSOI FET for memory and emerging applications.

34. Frequency-Reconfigurable SP4T Switch With Plaid Metal Transistors and Forward Body Biasing for Enhanced R ON × C OFF Characteristics.

35. Hardware Implementation of an OPC UA Server for Industrial Field Devices.

36. Flicker Phase-Noise Reduction Using Gate–Drain Phase Shift in Transformer-Based Oscillators.

37. High performance junctionless FDSOI SiGe channel p-FinFET with high ION/IOFF ratio and excellent SS.

38. A Review of Sharp-Switching Band-Modulation Devices

39. A low-power push-push D-band VCO with 11.6% FTR utilizing back-gate control in 22nm FDSOI

40. Sargantana: an academic SoC RISC-V processor in 22nm FDSOI technology

41. Ultra-Low-Power Compact Neuron Circuit with Tunable Spiking Frequency and High Robustness in 22 nm FDSOI

43. Undoped junctionless EZ-FET: Model and measurements.

44. Comparison of Heat Sinks in Back-End of Line to reduce Self-Heating in 22FDX® MOSFETs.

45. 3D-TCAD benchmark of two-gate dual-doped Reconfigurable FETs on FDSOI28 technology

46. A Compact Model for Single-Event Transient in Fully Depleted Silicon on Insulator MOSFET Considering the Back-Gate Voltage Based on Time-Domain Components

47. Cryogenic RF Characterization and Simple Modeling of a 22 nm FDSOI Technology

49. Current balancing random body bias in FDSOI cryptosystems as a countermeasure to leakage power analysis attacks

50. 108 and 124 GHz fundamental VCOs with 21% and 7% DC-to-RF efficiency in 22nm CMOS FDSOI

Catalog

Books, media, physical & digital resources