Universitat Politècnica de Catalunya. Doctorat en Arquitectura de Computadors, Universitat Politècnica de Catalunya. Departament d'Enginyeria Electrònica, Universitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors, Barcelona Supercomputing Center, Universitat Politècnica de Catalunya. EFRICS - Efficient and Robust Integrated Circuits and Systems, Doblas Font, Max, Candón Arenas, Gerard, Carril Gil, Xavier, Dominguez de la Rocha, Marc, Erra, Enric, González Trejo, Alberto, Jiménez, Víctor, Kostalampros, Ioannis-Vatistas, Langarita Benítez, Rubén, Leyva Santes, Neiel, López Paradís, Guillem, Mendoza Escobar, Jonnatan, Oltra Oltra, Josep Angel, Pavón Rivera, Julián, Ramírez Lazo, Cristóbal, Rodas Quiroga, Narcís, Reggiani, Enrico, Rodriguez, Mario, Rojas Morales, Carlos, Ruiz Ramirez, Abraham Josafat, Safadi Figueroa, Hugo Ernesto, Soria Pardos, Víctor, Vargas Valdivieso, Iván, Arreza, Fernando, Figueras Bagué, Roger, Fontova Muste, Pau, Marimon Illana, Joan, Aragonès Cervera, Xavier, Cristal Kestelman, Adrián, Mateo Peña, Diego, Moll Echeto, Francisco de Borja, Moretó Planas, Miquel, Palomar Pérez, Óscar, Sonmez, Nehir, Unsal, Osman Sabri, Valero Cortés, Mateo, Universitat Politècnica de Catalunya. Doctorat en Arquitectura de Computadors, Universitat Politècnica de Catalunya. Departament d'Enginyeria Electrònica, Universitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors, Barcelona Supercomputing Center, Universitat Politècnica de Catalunya. EFRICS - Efficient and Robust Integrated Circuits and Systems, Doblas Font, Max, Candón Arenas, Gerard, Carril Gil, Xavier, Dominguez de la Rocha, Marc, Erra, Enric, González Trejo, Alberto, Jiménez, Víctor, Kostalampros, Ioannis-Vatistas, Langarita Benítez, Rubén, Leyva Santes, Neiel, López Paradís, Guillem, Mendoza Escobar, Jonnatan, Oltra Oltra, Josep Angel, Pavón Rivera, Julián, Ramírez Lazo, Cristóbal, Rodas Quiroga, Narcís, Reggiani, Enrico, Rodriguez, Mario, Rojas Morales, Carlos, Ruiz Ramirez, Abraham Josafat, Safadi Figueroa, Hugo Ernesto, Soria Pardos, Víctor, Vargas Valdivieso, Iván, Arreza, Fernando, Figueras Bagué, Roger, Fontova Muste, Pau, Marimon Illana, Joan, Aragonès Cervera, Xavier, Cristal Kestelman, Adrián, Mateo Peña, Diego, Moll Echeto, Francisco de Borja, Moretó Planas, Miquel, Palomar Pérez, Óscar, Sonmez, Nehir, Unsal, Osman Sabri, and Valero Cortés, Mateo
This paper describes the Sargantana System on chip (SoC), a 64-bit RISC-V single core processor designed by a number of academic institutions and manufactured in 22 nm FDSOI technology: BSC, UPC, UB, UAB, CIC-IPN and IMB-CNM (CSIC). The SoC includes the processor as well as, among other components, a Phase Locked Loop (PLL) operating up to 2 GHz, interfaces to HyperRAM and a Serdes up to 8 Gbps. The processor has demonstrated experimental correct operation at 800 MHz., The DRAC project is co-financed by the European Union Regional Development Fund within the framework of the ERDF Operational Program of Catalonia 2014-2020 with a grant of 50% of total eligible cost. The authors are part of RedRISCV which promotes activities around open hardware. The Lagarto Project is supported by the Research and Graduate Secretary (SIP) of the Instituto Politécnico Nacional (IPN) from Mexico, and by the CONACyT scholarship for Center for Research in Computing (CIC-IPN)., Peer Reviewed, Article signat per 48 autors/es: Max Doblas∗, Gerard Candón∗, Xavier Carril∗, Marc Domínguez∗, Enric Erra∗, Alberto González∗, César Hernández†, Víctor Jiménez∗, Vatistas Kostalampros∗, Rubén Langarita∗, Neiel Leyva†, Guillem López-Paradís∗, Jonnatan Mendoza∗, Josep Oltra∗, Julián Pavón∗, Cristóbal Ramírez∗, Narcís Rodas∗, Enrico Reggiani∗, Mario Rodríguez∗, Carlos Rojas∗, Abraham Ruiz∗, Hugo Safadi∗, Víctor Soria∗, Alejandro Suanes‡, Iván Vargas∗, Fernando Arreza∗, Roger Figueras∗, Pau Fontova-Musté∗, Joan Marimon∗, Ricardo Martínez‡, Sergio Moreno¶, Jordi Sacristán‡, Oscar Alonso¶, Xavier Aragonés§, Adrián Cristal∗, Ángel Diéguez¶, Manuel López¶, Diego Mateo§, Francesc Moll∗§, Miquel Moretó∗§, Oscar Palomar∗, Marco A. Ramírez†, Francesc Serra-Graells∥‡, Nehir Sonmez∗, Lluís Terés‡, Osman Unsal∗, Mateo Valero∗§, Luis Villa† / ∗Barcelona Supercomputing Center (BSC), Barcelona, Spain. Email: name.surname@bsc.es; †Centro de Investigación en Computación, Instituto Politécnico Nacional (CIC-IPN), Mexico City, Mexico; ‡Institut de Microelectrònica de Barcelona, IMB-CNM (CSIC), Spain. Email: name.surname@imb-cnm.csic.es; §Universitat Politècnica de Catalunya (UPC), Barcelona, Spain. Email: name.surname@upc.edu; ¶Universitat de Barcelona (UB), Barcelona, Spain. Email: name.surname@ub.edu; ∥Universitat Autònoma de Barcelona (UAB), Barcelona, Spain. Email: name.surname@uab.cat, Postprint (author's final draft)