Back to Search Start Over

Demonstration of a 12 nm-half-pitch copper ultralow-k interconnect process

Authors :
Christopher J. Jezewski
Kanwal Jit Singh
Florian Gstrein
Robert B. Turkot
Richard E. Schenker
Rohan Akolkar
Jasmeet S. Chawla
Ramanan V. Chebiam
Hui Jae Yoo
M. Harmes
Gary Allen
James S. Clarke
Colin T. Carver
B. Krist
Hazel Lang
Tejaswi K. Indukuri
Alan Myers
Source :
2013 IEEE International Interconnect Technology Conference - IITC.
Publication Year :
2013
Publisher :
IEEE, 2013.

Abstract

A process to achieve 12 nm half-pitch interconnect structures in ultralow-k interlayer dielectric (ILD) is realized using standard 193 nm lithography. An optimized pattern transfer that minimizes unwanted distortion of ILD features is followed by copper fill. Electrical measurements that validate functionality of the drawn structures are presented.

Details

Database :
OpenAIRE
Journal :
2013 IEEE International Interconnect Technology Conference - IITC
Accession number :
edsair.doi...........f24e342182248200b7aec02afdc03ef4
Full Text :
https://doi.org/10.1109/iitc.2013.6615593