Back to Search Start Over

Implementation of an 8-Core, 64-Thread, Power-Efficient SPARC Server on a Chip

Authors :
King C. Yen
Amit Kumar
David J. Greenhill
Umesh Gajanan Nawathe
Mahmud Hassan
Aparna Ramachandran
Source :
IEEE Journal of Solid-State Circuits. 43:6-20
Publication Year :
2008
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2008.

Abstract

The second in the Niagara series of processors (Niagara2) from Sun Microsystems is based on the power-efficient chip multi-threading (CMT) architecture optimized for Space, Watts (Power), and Performance (SWaP) [SWap Rating = Performance/(Space * Power) ]. It doubles the throughput performance and performance/watt, and provides >10times improvement in floating point throughput performance as compared to UltraSPARC T1 (Niagara1). There are two 10 Gb Ethernet ports on chip. Niagara2 has eight SPARC cores, each supporting concurrent execution of eight threads for 64 threads total. Each SPARC core has a floating point and graphics unit and an advanced cryptographic unit which provides high enough bandwidth to run the two 10 Gb Ethernet ports encrypted at wire speeds. There is a 4 MB Level2 cache on chip. Each of the four on-chip memory controllers controls two FBDIMM channels. Niagara2 has 503 million transistors on a 342 mm2 die packaged in a flip-chip glass ceramic package with 1831 pins. The chip is built in Texas Instruments' 65 nm 11LM triple-Vt CMOS process. It operates at 1.4 GHz at 1.1 V and consumes 84 W.

Details

ISSN :
1558173X and 00189200
Volume :
43
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........d30300acb31dce6ba2b28f6781cd06c8