Back to Search
Start Over
A 3-stage Pseudo Single-phase Flip-flop family
- Source :
- VLSIC
- Publication Year :
- 2012
- Publisher :
- IEEE, 2012.
-
Abstract
- This paper presents an energy-efficient 3-stage Pseudo Single-phase family of Flip-flops (PSPFF) targeted for use in a 3GHz microprocessor in a 40nm, 0.9V CMOS technology. With latencies in line with the fast pulsed-latch and an average switching energy comparable to the master-slave flip-flop, PSPFF achieves an energy-delay product (EDP) which is 42% and 24% lower than the pulsed-latch and the master-slave flip-flop respectively. Measurement results confirm an improvement of at least 300MHz in operating frequency when using the PSPFF in place of the master-slave flip-flop.
- Subjects :
- Operating frequency
Hardware_PERFORMANCEANDRELIABILITY
law.invention
Microprocessor
CMOS
Nanoelectronics
law
Hardware_INTEGRATEDCIRCUITS
Electronic engineering
Hardware_ARITHMETICANDLOGICSTRUCTURES
Line (text file)
Single phase
Energy (signal processing)
Flip-flop
Hardware_LOGICDESIGN
Mathematics
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2012 Symposium on VLSI Circuits (VLSIC)
- Accession number :
- edsair.doi...........7ec22b679be607a068c1448f07620fe4
- Full Text :
- https://doi.org/10.1109/vlsic.2012.6243845