Back to Search
Start Over
Memory Defect Tolerance Architectures for Nanotechnologies
- Source :
- Journal of Electronic Testing; August 2005, Vol. 21 Issue: 4 p445-455, 11p
- Publication Year :
- 2005
-
Abstract
- Abstract Memory Built In Self Repair (BISR) is gaining importance since several years. Because defect densities are increasing in future submicron technologies, more advanced solutions may be required for memories to be produced in the upcoming nanometric CMOS process generations. Moreover, this problem will be exacerbated with nanotechnologies, where defect densities are predicted to reach levels of several orders of magnitude higher than in current CMOS technologies. For such defect densities, traditional memory repair is not adequate. This work presents several Built-In Self Repair techniques addressing memories affected by high defect densities as well as an evaluation of the area cost and yield. Statistical fault injection simulations were conducted and the obtained results show that BISR architectures can be used for future high defect technologies, providing close to 100% memory yield, by means of reasonable hardware cost. Thus, the extreme defect densities that many authors predict for nanotechnologies do not represent a show-stopper, at least as concerning memories.
Details
- Language :
- English
- ISSN :
- 09238174 and 15730727
- Volume :
- 21
- Issue :
- 4
- Database :
- Supplemental Index
- Journal :
- Journal of Electronic Testing
- Publication Type :
- Periodical
- Accession number :
- ejs7481865
- Full Text :
- https://doi.org/10.1007/s10836-005-0971-0