Back to Search
Start Over
Impact of device configuration on the temperature instability of Al–Zn–Sn–O thin film transistors.
- Source :
- Applied Physics Letters; 9/21/2009, Vol. 95 Issue 12, p123505, 3p, 1 Diagram, 2 Graphs
- Publication Year :
- 2009
-
Abstract
- We compared the effect of the temperature on the device stability of Al–Zn–Sn–O (AZTO) thin film transistors (TFTs) with top gate and bottom gate architectures. While the bottom gate device without any passivation layer on the AZTO channel layer showed a large threshold voltage (V<subscript>th</subscript>) shift of 1.6 V after heating it from 298 to 398 K, the naturally passivated top gate device exhibited a smaller V<subscript>th</subscript> shift of 0.6 V. This different behavior is discussed based on the concept of the thermal activation energy of the subthreshold drain current. It is proposed that the suitable passivation and lower interfacial trap density for the top gate TFT are responsible for its superior temperature stability compared to the bottom gate device. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 00036951
- Volume :
- 95
- Issue :
- 12
- Database :
- Complementary Index
- Journal :
- Applied Physics Letters
- Publication Type :
- Academic Journal
- Accession number :
- 44374747
- Full Text :
- https://doi.org/10.1063/1.3236694