Back to Search Start Over

Tunnel FET and MOSFET Hybrid Integrated 9T SRAM with Data-Aware Write Technique for Ultra-Low Power Applications.

Authors :
Lu, Wenjuan
Lu, Yixiao
Dong, Lanzhi
Peng, Chunyu
Wu, Xiulong
Lin, Zhiting
Chen, Junning
Source :
Electronics (2079-9292); Oct2022, Vol. 11 Issue 20, p3392-N.PAG, 11p
Publication Year :
2022

Abstract

In this paper, a Tunnel FETs (TFETs) and MOSFETs hybrid integrated 9T SRAM (HI-9T) with data-aware write technique is proposed. This structure solves the problem of excessive static power consumption caused by forward p-i-n current in the conventional 7T TFET SRAM (CV-7T), and the problem of weakened writing ability caused by the use of the TFET-stacked structure of the most advanced combined access 10T TFET SRAM (CA-10T). The simulation results demonstrate that the static power consumption of HI-9T is reduced by three orders of magnitude compared with CV-7T at a 0.6 V supply voltage and the ability to maintain data is more stable. Compared with CA-10T, the write margin (WM) of HI-9T is increased by about 2.4 times and the write latency is reduced by 54.8% at 0.5 V supply voltage. HI-9T still has good writing ability under the 0.6 V supply voltage and the CA-10T cannot write normally. Therefore, HI-9T has good overall performance and is more advantageous in ultra-low power applications. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
20799292
Volume :
11
Issue :
20
Database :
Complementary Index
Journal :
Electronics (2079-9292)
Publication Type :
Academic Journal
Accession number :
159913489
Full Text :
https://doi.org/10.3390/electronics11203392