Back to Search Start Over

Design of a Capacitorless DRAM Based on Storage Layer Separated Using Separation Oxide and Polycrystalline Silicon.

Authors :
Kim, Geon Uk
Yoon, Young Jun
Seo, Jae Hwa
Lee, Sang Ho
Park, Jin
Kang, Ga Eon
Heo, Jun Hyeok
Jang, Jaewon
Bae, Jin-Hyuk
Lee, Sin-Hyung
Kang, In Man
Source :
Electronics (2079-9292); Oct2022, Vol. 11 Issue 20, p3365-N.PAG, 12p
Publication Year :
2022

Abstract

In this study, a capacitorless one-transistor dynamic random-access memory (1T-DRAM) based on a polycrystalline silicon (Poly-Si) metal-oxide-semiconductor field-effect transistor (MOSFET) with a storage layer separated using a separation oxide was designed and analyzed using technology computer-aided design (TCAD). The channel and storage layers were separated using a separation oxide to improve the inferior retention time of the conventional 1T-DRAM, and we adopted the underlap structure to reduce Shockley-Read-Hall recombination. In addition, poly-Si, which has several advantages, including low manufacturing cost and availability of high-density three-dimensional (3D) memory arrays, is used to easily fabricate silicon-on-insulator (SOI)-like structures. Accordingly, we extracted memory performance by analyzing the effect of grain boundary (GB). The proposed 1T-DRAM achieved a sensing margin of 14.10 μA/μm and a retention time of 251 ms at T = 358 K, even in the existence of a GB. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
20799292
Volume :
11
Issue :
20
Database :
Complementary Index
Journal :
Electronics (2079-9292)
Publication Type :
Academic Journal
Accession number :
159913462
Full Text :
https://doi.org/10.3390/electronics11203365