Back to Search Start Over

Write Mode Aware Loop Tiling for High Performance Low Power Volatile PCM in Embedded Systems.

Authors :
Qiu, Keni
Li, Qingan
Hu, Jingtong
Zhang, Weigong
Xue, Chun Jason
Source :
IEEE Transactions on Computers; 7/1/2016, Vol. 65 Issue 7, p2313-2324, 12p
Publication Year :
2016

Abstract

Architecting PCM, especially MLC PCM, as main memory for MCUs is a promising technique to replace conventional DRAM deployment. However, PCM/MLC PCM suffers from long write latency and large write energy. Recent work has proposed a compiler directed dual-write (CDDW) scheme to combat the drawbacks of PCM by adopting fast or slow mode for different write operations. For large-scale loops, we observe that write instances' lifetime is very long and can only be written by the expensive slow mode. This paper proposes a write mode aware loop tiling approach to effectively reduce the lifetime of write instances and maximize the number of efficient fast writes in loops. The experimental results show that the proposed approach improves performance by 50.8 percent and reduces dynamic energy by 32.0 percent across a set of benchmarks compared to the CDDW approach on average. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189340
Volume :
65
Issue :
7
Database :
Complementary Index
Journal :
IEEE Transactions on Computers
Publication Type :
Academic Journal
Accession number :
116115816
Full Text :
https://doi.org/10.1109/TC.2015.2479605