Back to Search
Start Over
Test Algorithms for ECC-Based Memory Repair in Ultimate CMOS and Post-CMOS.
- Source :
- IEEE Transactions on Computers; 7/1/2016, Vol. 65 Issue 7, p2284-2298, 15p
- Publication Year :
- 2016
-
Abstract
- In modern SoCs embedded memories should be protected by ECC against field failures to achieve acceptable reliability. They should also be repaired after fabrication to achieve acceptable fabrication yield. In technologies affected by high defect densities, conventional repair induces very high costs. To reduce it, we can use ECC-based repair, consisting in using the ECC for fixing words comprising a single faulty cell and self-repair to fix all other faulty words. However, as we show in this paper, for high defect densities the diagnosis circuitry required for ECC-based repair may induce very large hardware cost. To fix this issue, we introduce a new family of memory test algorithms that exhibit a property we termed as “single-read double-fault detection”. This approach gains interest in ultimate CMOS and post-CMOS technologies, where the defect densities are expected to increase significantly, and/or in very-low power design, as very-low voltage sharply increases defect densities. [ABSTRACT FROM PUBLISHER]
- Subjects :
- ALGORITHMS
FABRICATION (Manufacturing)
CMOS amplifiers
COMPUTER science
Subjects
Details
- Language :
- English
- ISSN :
- 00189340
- Volume :
- 65
- Issue :
- 7
- Database :
- Complementary Index
- Journal :
- IEEE Transactions on Computers
- Publication Type :
- Academic Journal
- Accession number :
- 116115801
- Full Text :
- https://doi.org/10.1109/TC.2015.2479618