Back to Search Start Over

A 16 nm 128 Mb SRAM in High-\kappa Metal-Gate FinFET Technology With Write-Assist Circuitry for Low-VMIN Applications.

Authors :
Chen, Yen-Huei
Chan, Wei-Min
Wu, Wei-Cheng
Liao, Hung-Jen
Pan, Kuo-Hua
Liaw, Jhon-Jhy
Chung, Tang-Hsuan
Li, Quincy
Lin, Chih-Yung
Chiang, Mu-Chi
Wu, Shien-Yang
Chang, Jonathan
Source :
IEEE Journal of Solid-State Circuits; Jan2015, Vol. 50 Issue 1, p170-177, 8p
Publication Year :
2015

Abstract

A 128 Mb 0.07 \mu\m^2 6T high-density SRAM bitcell with write-assist circuitry has been successfully implemented using 16 nm high-k metal gate FinFET technology. This study proposes two write-assist techniques: 1) suppressed coupling signal negative bit-line (SCS-NBL) technique and 2) write recovery enhanced lower cell-VDD (WRE-LCV) technique to reduce the SRAM minimal supply voltage. The area overheads of these two techniques are 2% and 3%, respectively. The silicon data show that both of these techniques can improve overall SRAM VMIN performance by more than 300 mV at the 95th percentile. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189200
Volume :
50
Issue :
1
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
100151115
Full Text :
https://doi.org/10.1109/JSSC.2014.2349977