Back to Search Start Over

Drive current enhancement in p-tunnel FETs by optimization of the process conditions

Authors :
Leonelli, D.
Vandooren, A.
Rooyackers, R.
De Gendt, S.
Heyns, M.M.
Groeseneken, G.
Source :
Solid-State Electronics. Nov2011, Vol. 65-66, p28-32. 5p.
Publication Year :
2011

Abstract

Abstract: We show the impact of process parameters on the electrical performance of complementary Multiple-Gate Tunnel Field Effect Transistors (MuGTFETs), implemented in a Multiple-Gate Field Effect Transistors (MuGFETs) technology compatible with standard CMOS processing. Firstly, we assess the impact of the gate oxide thickness on the tunneling performance. Secondly, we investigate the effect of the doping concentration and profile by implementing different doping conditions. Thirdly, three different annealing conditions are compared: spike anneal, sub-ms laser anneal and low temperature anneal for Solid Phase Epitaxy Regrowth (SPER). In case of SPER anneal a record drive current of 46μA/μm at V DD of −1.2V and I OFF of 5pA/μm for Si pTFETs is reported. The enhanced current is given by the position of the silicide at the n+side close to the gate. Silicide engineering opens a new opportunity to optimize tunnel devices. [Copyright &y& Elsevier]

Details

Language :
English
ISSN :
00381101
Volume :
65-66
Database :
Academic Search Index
Journal :
Solid-State Electronics
Publication Type :
Academic Journal
Accession number :
66733229
Full Text :
https://doi.org/10.1016/j.sse.2011.06.030