270 results on '"de Souza, Michelly"'
Search Results
2. Impact of series resistance on the drain current variability in inversion mode and junctionless nanowire transistors
3. Experimental assessment of gate-induced drain leakage in SOI stacked nanowire and nanosheet nMOSFETs at high temperatures
4. Comparative of analog performance of transcapacitances in asymmetric self-cascode and graded-channel SOI nMOSFETs
5. Junctionless nanowire transistors parameters extraction based on drain current measurements
6. Capacitances and Charge Distribution Analysis in Graded-Channel SOI MOSFETS.
7. Analytical model for the drain and gate currents in silicon nanowire and nanosheet MOS transistors valid between 300 and 500 K.
8. (Digital Presentation) Comparison of Width and Temperature Influence on DIBL Effect in Junctionless and Inversion Mode Nanowire MOSFETs
9. Analysis of the substrate bias effect on the interface trapped charges in junctionless nanowire transistors through low-frequency noise characterization
10. On the improvement of DC analog characteristics of FD SOI transistors by using asymmetric self-cascode configuration
11. Experimental Assessment of Gate-Induced Drain Leakage in Soi Stacked Nanowire and Nanosheet Nmosfets at High Temperatures
12. Impact of Series Resistance on the Drain Current Variability in Inversion Mode and Junctionless Nanowire Transistors
13. High Temperature and Width Influence on the GIDL of Nanowire and Nanosheet SOI nMOSFETs
14. Extraction of the interface trap density energetic distribution in SOI Junctionless Nanowire Transistors
15. Comparative of Analog Performance of Transcapacitances in Asymmetric Self-Cascode and Graded-Channel SOI nMOSFETs
16. Performance of SOI Ω-Gate Nanowires from Cryogenic to High Temperatures
17. Low-frequency noise and effective trap density of short channel p- and n-types junctionless nanowire transistors
18. A physically-based threshold voltage definition, extraction and analytical model for junctionless nanowire transistors
19. Analysis of Variability in Transconductance and Mobility of Nanowire Transistors
20. Variability Modeling in Triple-Gate Junctionless Nanowire Transistors
21. Analysis of the Gate-Induced Drain Leakage of SOI Nanowire and Nanosheet MOS Transistors at High Temperatures
22. Comparative Analysis of Transcapacitances in Asymmetric Self-Cascode and Graded-Channel SOI nMOSFETs
23. An Experimental Evaluation of Fin Width and Low-Temperature Influence on GIDL in Stacked SOI Nanowires
24. Approximate analytical expression for the tersminal voltage in multi-exponential diode models
25. Trap density characterization through low-frequency noise in junctionless transistors
26. Experimental Assessment of Variability in Junctionless Nanowire nMOS Transistors
27. Junctionless Nanowire Transistors Based Wilson Current Mirror Configuration
28. Analysis of source-follower buffers implemented with graded-channel SOI nMOSFETs operating at cryogenic temperatures
29. Analysis of Capacitances in Asymmetric Self-Cascode SOI nMOSFETs
30. Junctionless Nanowire Transistors Based Common-Source Current Mirror
31. Advantages of graded-channel SOI nMOSFETs for application as source-follower analog buffer
32. Strategy for Simulation of Analog Circuits with GCSOI MOSFET using BSIM SOI model
33. On the Application of Junctionless Nanowire Transistors in Basic Analog Building Blocks
34. Drain Current and Short Channel Effects Modeling in Junctionless Nanowire Transistors
35. The Roles of the Gate Bias, Doping Concentration, Temperature and Geometry on the Harmonic Distortion of Junctionless Nanowire Transistors Operating in the Linear Regime
36. Origin of the Low-Frequency Noise in the Asymmetric Self-Cascode Structure Composed by Fully Depleted SOI nMOSFETs
37. Impact of the Series Resistance in the I-V Characteristics of Junctionless Nanowire Transistors and its dependence on the Temperature
38. Analog Operation Temperature Dependence of nMOS Junctionless Transistors Focusing on Harmonic Distortion
39. Modeling of Thin-Film Lateral SOI PIN Diodes with an Alternative Multi-Branch Explicit Current Model
40. Temperature and Silicon Film Thickness Influence on the Operation of Lateral SOI PIN Photodiodes for Detection of Short Wavelengths
41. Performance of SOI O-Gate Nanowires from Cryogenic to High Temperatures.
42. Thin-Film Lateral SOI PIN Diodes for Thermal Sensing Reaching the Cryogenic Regime
43. Study of Matching Properties of Graded-Channel SOI MOSFETs
44. Charge-Based Continuous Equations for the Transconductance and Output Conductance of Graded-Channel SOI MOSFET’s
45. Temperature, Silicon Thickness and Intrinsic Length Influence on the Operation of Lateral SOI PIN Photodiodes
46. List of Reviewers - SBMicro2020 Special Section
47. Analysis of Current Mirrors with Asymmetric Self-Cascode Association of SOI MOSFETs through SPICE Simulations
48. Analysis of Mobility in Graded-Channel SOI Transistors Aiming at Circuit Simulation
49. Analysis of the Thermal Properties of Self-Cascode Structures Composed by UTBB Transistors
50. Charge-Based Continuous Explicit Equations for the Transconductance and Output Conductance of Submicron Graded-Channel SOI MOSFET'S
Catalog
Books, media, physical & digital resources
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.