Search

Your search keyword '"Lars-Ake Ragnarsson"' showing total 151 results

Search Constraints

Start Over You searched for: Author "Lars-Ake Ragnarsson" Remove constraint Author: "Lars-Ake Ragnarsson"
151 results on '"Lars-Ake Ragnarsson"'

Search Results

1. On the Characterization and Separation of Trapping and Ferroelectric Behavior in HfZrO FET

4. MOL patterning challenges in scaled SRAM with vertical Surrounding Gate Transistors (SGT)

5. Towards Si-Cap-Free SiGe Passivation: Impact of Surface Preparation on Low-Pressure Oxidation of SiGe

6. Challenges and Solutions of Replacement Metal Gate Patterning to Enable Gate-all-Around Device Scaling

8. Understanding the Origin of Metal Gate Work Function Shift and Its Impact on Erase Performance in 3D NAND Flash Memories

9. Mobility extraction for short channel UTBB-FDSOI MOSFETs under back bias using an accurate inversion charge density model

10. Analog Performance and its Variability in Sub-10 nm Fin-Width FinFETs: a Detailed Analysis

11. Compact Modeling of Multi-Domain Ferroelectric FETs: Charge Trapping, Channel Percolation and Nucleation-Growth Domain Dynamics

12. Implication of Channel Percolation in Ferroelectric FETs for Threshold Voltage Shift Modeling

13. DTCO including Sustainability: Power-Performance-Area-Cost-Environmental score (PPACE) Analysis for Logic Technologies

14. Technology Impact on the Low Frequency Noise of Si and Si/SiGe Superlattice Input-Output FinFETs

15. Addressing Key Challenges for SiGe-pFin Technologies: Fin Integrity, Low-DIT Si-Cap-Free Gate Stack and Optimizing the Channel Strain

16. Novel forksheet device architecture as ultimate logic scaling device towards 2nm

17. Physical Insights on Steep Slope FEFETs including Nucleation-Propagation and Charge Trapping

18. RMG Patterning by Digital Wet Etching of Polycrystalline Metal Films

19. Study of SiGe Surface Cleaning

20. The Impact of Dummy Gate Processing on Si-Cap-Free SiGe Passivation: A Physical Characterization Study on Strained SiGe 25% and 45%

21. (Invited) Gate-All-Around Transistors Based on Vertically Stacked Si Nanowires

22. HfZrO Ferroelectric Characterization and Parameterization of Response to Arbitrary Excitation Waveform

23. On the Impact of the Gate Work-Function Metal on the Charge Trapping Component of NBTI and PBTI

24. Effect of Sub-10nm Fin-widths on the Analog Performance of FinFETs

25. BTI Reliability Improvement Strategies in Low Thermal Budget Gate Stacks for 3D Sequential Integration

26. Advantage of NW structure in preservation of SRB-induced strain and investigation of off-state leakage in strained stacked Ge NW pFET

27. First Demonstration of 3D stacked Finfets at a 45nm fin pitch and 110nm gate pitch technology on 300mm wafers

28. On the Impact of the Gate Metal Work-Function on the Charge Trapping Component of BTI

29. Investigation of ferroelectric HfZrO FET for steep slope applications

30. DTCO and TCAD for a 12 Layer-EUV Ultra-Scaled Surrounding Gate Transistor 6T-SRAM

31. Si/SiGe superlattice I/O finFETs in a vertically-stacked Gate-All-Around horizontal Nanowire Technology

32. Wet etching of TiN in 1-D and 2-D confined nano-spaces of FinFET transistors

34. Stacked nanosheet fork architecture for SRAM design and device co-optimization toward 3nm

35. Performance and electrostatic improvement by high-pressure anneal on Si-passivated strained Ge pFinFET and gate all around devices with superior NBTI reliability

36. Efficient physical defect model applied to PBTI in high-κ stacks

37. Gate stack thermal stability and PBTI reliability challenges for 3D sequential integration: Demonstration of a suitable gate stack for top and bottom tier nMOS

38. Demonstration of sufficient BTI reliability for a 14-nm finFET 1.8 V I/O technology featuring a thick ALD SiO2 IL and Ge p-channel

39. Fast Ramped Voltage Characterization of Single Trap Bias and Temperature Impact on Time-Dependent <tex-math notation='TeX'>\(V_{\rm TH}\) </tex-math> Variability

40. Improved Channel Hot-Carrier Reliability in $p$-FinFETs With Replacement Metal Gate by a Nitrogen Postdeposition Anneal Process

41. Si-passivated Ge nMOS gate stack with low Dit and dipole-induced superior PBTI reliability using 3D-compatible ALD caps and high-pressure anneal

42. Vertically stacked gate-all-around Si nanowire CMOS transistors with dual work function metal gates

43. Sidewall Crystalline Orientation Effect of Post-treatments for a Replacement Metal Gate Bulk Fin Field Effect Transistor

44. Low-power DRAM-compatible Replacement Gate High-k/Metal Gate Stacks

45. (Invited) Reliability of SiGe Channel MOS

46. Integration Challenges and Options of Replacement High-κ/Metal Gate Technology for (Sub-)22nm Technology Nodes

47. Si-passivated Ge nFET towards a reliable Ge CMOS

48. Demonstration of an InGaAs gate stack with sufficient PBTI reliability by thermal budget optimization, nitridation, high-k material choice, and interface dipole

49. A 2nd Generation of 14/16nm-node compatible strained-Ge pFINFET with improved performance with respect to advanced Si-channel FinFETs

50. Zero-thickness multi work function solutions for N7 bulk FinFETs

Catalog

Books, media, physical & digital resources