Back to Search
Start Over
First Demonstration of 3D stacked Finfets at a 45nm fin pitch and 110nm gate pitch technology on 300mm wafers
- Source :
- 2018 IEEE International Electron Devices Meeting (IEDM).
- Publication Year :
- 2018
- Publisher :
- IEEE, 2018.
-
Abstract
- 3 Dstacking using a sequential integration approach is demonstrated for finfet devices on 300mm wafers at a 45nm fin pitch and 110nm poly pitch technology. This demonstrates the compatibility of the 3D sequential approach for aggressive device density stacking at advanced nodes thanks to the tight alignment precision of the first processed top layer to the last processed bottom layer through the top silicon channel and bonding stack during 193nm immersion lithography. The top devices are junction-less devices fabricated at low temperature $(\mathrm{T}\leq 525^{\circ}\mathrm{C})$ in a top Si layer transferred by wafer-to-wafer bonding with a bonding dielectric stack down to 170nm. The top devices offer similar performance as the high temperature bulk finfet technology for LSTP applications. The use of TiN/TiA1/TiN/HfO 2 gate stack provides the proper threshold voltage adjustment while the insertion of the LaSiO x dipole improves device performance and brings the BTI reliability within specification at low temperature.
- Subjects :
- 010302 applied physics
Materials science
Silicon
business.industry
Stacking
chemistry.chemical_element
02 engineering and technology
Dielectric
Condensed Matter Physics
021001 nanoscience & nanotechnology
01 natural sciences
Electronic, Optical and Magnetic Materials
Threshold voltage
Dipole
chemistry
0103 physical sciences
Materials Chemistry
Optoelectronics
Wafer
Electrical and Electronic Engineering
0210 nano-technology
Tin
business
Immersion lithography
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2018 IEEE International Electron Devices Meeting (IEDM)
- Accession number :
- edsair.doi.dedup.....3b551e755a64818bb006da801ed01452