109 results on '"Yan, Aibin"'
Search Results
2. Low Overhead and High Stability Radiation-Hardened Latch for Double/Triple Node Upsets
3. Machine learning classification algorithm for VLSI test cost reduction
4. A double-node-upset completely tolerant CMOS latch design with extremely low cost for high-performance applications
5. FeMPIM: A FeFET-Based Multifunctional Processing-in-Memory Cell
6. Design of Radiation Hardened Latch and Flip-Flop with Cost-Effectiveness for Low-Orbit Aerospace Applications
7. MURLAV: A Multiple-Node-Upset Recovery Latch and Algorithm-Based Verification Method
8. NEST: A Quadruple-Node Upset Recovery Latch Design and Algorithm-Based Recovery Optimization
9. Designs of High-Speed Triple-Node-Upset Hardened Latch Based on Dual-Modular-Redundancy.
10. Designs of High-Speed Triple-Node-Upset Hardened Latch Based on Dual-Modular-Redundancy
11. Body, Scale, and Space: Study on the Spatial Construction of Mogao Cave 254
12. Designs of Array Multipliers with an Optimized Delay in Quantum-Dot Cellular Automata
13. LDAVPM: A Latch Design and Algorithm-Based Verification Protected Against Multiple-Node-Upsets in Harsh Radiation Environments
14. Designs of BCD Adder Based on Excess-3 Code in Quantum-Dot Cellular Automata
15. Spatialization of Imperial Power: Spatial Reconstruction and Power Operation of Jinshan Temple during the Southern Inspection Tours of Emperor Kangxi.
16. Characterization of brazed plate heat exchanger performance based on experimental and coupled heat-fluid-solid numerical simulation.
17. Overhead Optimized and Quadruple-Node-Upset Self-Recoverable Latch Design Based on Looped C-Element Matrix
18. Design of True Random Number Generator Based on Multi-Ring Convergence Oscillator Using Short Pulse Enhanced Randomness
19. Statistical analysis of energy consumption patterns on the heat demand of buildings in district heating systems
20. A ReRAM-Based Non-Volatile and Radiation-Hardened Latch Design
21. Hydraulic performance of a new district heating systems with distributed variable speed pumps
22. Designs of Level-Sensitive T Flip-Flops and Polar Encoders Based on Two XOR/XNOR Gates
23. Cost-Effective and Highly Reliable Circuit-Components Design for Safety-Critical Applications
24. ASoft-Error-Immune Quadruple-Node-UpsetTolerant Latch
25. Designs of Two Quadruple-Node-Upset Self-Recoverable Latches for Highly Robust Computing in Harsh Radiation Environments
26. Legends, Inspirations and Space: Landscape Sacralization of the Sacred Site Mount Putuo
27. A Cost-Effective TSV Repair Architecture for Clustered Faults in 3-D IC
28. Intra Coding With Geometric Information for Urban Building Scenes
29. Designs of Two Quadruple-Node-Upset Self-Recoverable Latches for Highly Robust Computing in Harsh Radiation Environments
30. A Soft-Error-Immune Quadruple-Node-Upset Tolerant Latch
31. STAHL: A Novel Scan-Test-Aware Hardened Latch Design
32. Novel Speed-and-Power-Optimized SRAM Cell Designs With Enhanced Self-Recoverability From Single- and Double-Node Upsets
33. Non-Intrusive Online Distributed Pulse Shrinking-Based Interconnect Testing in 2.5D IC
34. LCHR-TSV: Novel Low Cost and Highly Repairable Honeycomb-Based TSV Redundancy Architecture for Clustered Faults
35. A Novel Low-Cost TMR-Without-Voter Based HIS-Insensitive and MNU-Tolerant Latch Design for Aerospace Applications
36. Information Assurance Through Redundant Design: A Novel TNU Error-Resilient Latch for Harsh Radiation Environment
37. Design of a Triple-Node-Upset Self-Recoverable Latch for Aerospace Applications in Harsh Radiation Environments
38. Quadruple Cross-Coupled Dual-Interlocked-Storage-Cells-Based Multiple-Node-Upset-Tolerant Latch Designs
39. Pattern Reorder for Test Cost Reduction Through Improved SVMRANK Algorithm
40. Design of Double-Upset Recoverable and Transient-Pulse Filterable Latches for Low Power and Low-Orbit Aerospace Applications
41. A Novel Low-Cost TMR-Without-Voter Based HIS-Insensitive and MNU-Tolerant Latch Design for Space Applications
42. Novel Double-Node-Upset-Tolerant Memory Cell Designs Through Radiation-Hardening-by-Design and Layout
43. A Double-Node-Upset Self-Recoverable Latch Design for High Performance and Low Power Application
44. Novel Quadruple Cross-Coupled Memory Cell Designs With Protection Against Single Event Upsets and Double-Node Upsets
45. T2FA: Transparent Two-Factor Authentication
46. High performance, low cost, and double node upset tolerant latch design
47. A single event transient detector in SRAM-based FPGAs
48. A transient pulse dually filterable and online self-recoverable latch
49. High‐performance, low‐cost, and highly reliable radiation hardened latch design
50. Dynamic Prediction of the Heat Demand for Buildings in District Heating Systems
Catalog
Books, media, physical & digital resources
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.