40 results on '"Rohit, Lorenzo"'
Search Results
2. Double Node Upset Immune RHBD-14T SRAM Cell for Space and Satellite Applications.
3. A review on radiation-hardened memory cells for space and terrestrial applications.
4. Comprehensive Analysis of a Power-Efficient 1-Bit Hybrid Full Adder Cell.
5. A soft error upset hardened 12T-SRAM cell for space and terrestrial applications
6. Double Node Upset Immune RHBD-14T SRAM Cell for Space and Satellite Applications
7. A robust radiation resistant SRAM cell for space and military applications.
8. Improvement of Ion, Electric Field and Transconductance of TriGate FinFET by 5nm Technology
9. Half-selection disturbance free 8T low leakage SRAM cell.
10. Low Power 10T SRAM Cell with Improved Stability Solving Soft Error Issue.
11. Single bit-line 11T SRAM cell for low power and improved stability.
12. Dynamic Threshold Sleep Transistor Technique for High Speed and Low Leakage in CMOS Circuits.
13. A Novel SRAM Cell Design with a Body-Bias Controller Circuit for Low Leakage, High Speed and Improved Stability.
14. A review on radiation‐hardened memory cells for space and terrestrial applications
15. Optimal Body Bias to Control Stability, Leakage and Speed in SRAM Cell.
16. Improvement of Ion, Electric Field and Transconductance of TriGate FinFET by 5nm Technology
17. Effect of Wfin, Hfin and Lg on the performance of 14-nm FinFET for analog and RF applications
18. A Low Power Feedback Cutting 8T SRAM Cell for Improved Stability
19. Performance Analysis of gate engineered High-K gate oxide stack SOI Fin-FET for 5 nm Technology
20. A 1.2V, Radiation Hardened 14T SRAM Memory Cell for Aerospace Applications
21. Performance Analysis of DMG-GOS Junctionless FinFET with high-k Spacer
22. Low Power 8T SRAM with High Stability and Bit Interleaving Capability
23. Low Power and High-Performance Associative Memory Design
24. Single bit‐line 11T SRAM cell for low power and improved stability
25. Design Implementation of a Low-Power 16T 1-bit Hybrid Full Adder
26. Improvement of Ion, Electric Field and Transconductance of TriGate FinFET by 5nm Technology.
27. A novel 9T SRAM architecture for low leakage and high performance
28. Low Power 10T SRAM Cell with Improved Stability Solving Soft Error Issue
29. Dynamic Threshold Sleep Transistor Technique for High Speed and Low Leakage in CMOS Circuits
30. A Novel SRAM Cell Design with a Body-Bias Controller Circuit for Low Leakage, High Speed and Improved Stability
31. LCNT-an approach to minimize leakage power in CMOS integrated circuits
32. Review of Circuit Level Leakage Minimization Techniques in CMOS VLSI Circuits
33. Leakage Minimization in CMOS VLSI Circuits
34. Comparative study of Single Gate And Double Gate Fully Depleted Silicon on Insulator MOSFET
35. Low leakage and minimum energy consumption in CMOS logic circuits
36. A new ultra low leakage and high speed technique for CMOS circuits
37. A Novel PMOS Data Retention Leakage Power Reduction Design
38. Analysis of leakage feedback technique
39. A novel all NMOS leakage feedback with data retention technique
40. An effective design technique to reduce leakage power
Catalog
Books, media, physical & digital resources
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.