Search

Your search keyword '"Linten, Dimitri"' showing total 177 results

Search Constraints

Start Over You searched for: Author "Linten, Dimitri" Remove constraint Author: "Linten, Dimitri" Language english Remove constraint Language: english
177 results on '"Linten, Dimitri"'

Search Results

5. ESD nMOSFETs in Advanced Bulk FinFET Technology With Dual S/D Epitaxy.

7. TID Effects in Highly Scaled Gate-All-Around Si Nanowire CMOS Transistors Irradiated to Ultrahigh Doses.

8. Characterization and optimization of sub-32-nm FinFET devices for ESD applications

9. Correlated Time-0 and Hot-Carrier Stress Induced FinFET Parameter Variabilities: Modeling Approach

10. The potential of FinFETs for analog and RF circuit applications

11. Planar bulk MOSFETs versus FinFETs: An analog/RF perspective

12. Gate-source-drain architecture impact on DC and RF performance of sub-100-nm elevated source/drain NMOS transistors

13. Deep Understanding of Electron Beam Effects on 2D Layered Semiconducting Devices Under Bias Applications.

14. Negative-Bias-Stress and Total-Ionizing-Dose Effects in Deeply Scaled Ge-GAA Nanowire pFETs.

15. Total-Ionizing-Dose Effects on Polycrystalline-Si Channel Vertical-Charge-Trapping Nand Devices.

16. LaSiO x - and Al 2 O 3 -Inserted Low-Temperature Gate-Stacks for Improved BTI Reliability in 3-D Sequential Integration.

17. Efficient Modeling of Charge Trapping at Cryogenic Temperatures—Part I: Theory.

18. Efficient Modeling of Charge Trapping at Cryogenic Temperatures—Part II: Experimental.

19. Processing Impact on the Low-Frequency Noise of 1.8 V Input-Output Bulk FinFETs

20. Full (V-g, V-d) Bias Space Modeling of Hot-Carrier Degradation in Nanowire FETs

21. Perpendicular magnetic anisotropy of Co\Pt bilayers on ALD HfO2.

22. Cyclic Thermal Effects on Devices of Two‐Dimensional Layered Semiconducting Materials.

23. Investigation of the Impact of Hot-Carrier-Induced Interface State Generation on Carrier Mobility in nMOSFET.

24. Single-Event-Induced Charge Collection in Ge-Channel pMOS FinFETs.

25. Total-Ionizing-Dose Response of Highly Scaled Gate-All-Around Si Nanowire CMOS Transistors.

26. Single-Event Transient Response of Vertical and Lateral Waveguide-Integrated Germanium Photodiodes.

27. 3-D Full-Band Monte Carlo Simulation of Hot-Electron Energy Distributions in Gate-All-Around Si Nanowire MOSFETs.

28. On the Apparent Non-Arrhenius Temperature Dependence of Charge Trapping in Iota Iota Iota V/High-k MOS Stack

29. Effects of Back-Gate Bias on the Mobility and Reliability of Junction-Less FDSOI Transistors for 3-D Sequential Integration.

30. Total-Ionizing-Dose Effects in InGaAs MOSFETs With High-k Gate Dielectrics and InP Substrates.

31. RF/High-Speed I/O ESD Protection: Co-optimizing Strategy Between BEOL Capacitance and HBM Immunity in Advanced CMOS Process.

32. Total-Ionizing-Dose Effects and Low-Frequency Noise in 30-nm Gate-Length Bulk and SOI FinFETs With SiO2/HfO2 Gate Dielectrics.

33. Total-Ionizing-Dose Effects on InGaAs FinFETs With Modified Gate-stack.

34. Total-Ionizing-Dose Effects and Low-Frequency Noise in 16-nm InGaAs FinFETs With HfO2/Al2O3 Dielectrics.

35. Polarization Dependence of Pulsed Laser-Induced SEEs in SOI FinFETs.

36. Bi-Modal Variability of nFinFET Characteristics During Hot-Carrier Stress: A Modeling Approach.

37. A Physically Unclonable Function Using Soft Oxide Breakdown Featuring 0% Native BER and 51.8 fJ/bit in 40-nm CMOS.

38. Gate Bias and Length Dependences of Total Ionizing Dose Effects in InGaAs FinFETs on Bulk Si.

39. Stochastic Modeling of the Impact of Random Dopants on Hot-Carrier Degradation in n-FinFETs.

40. Improved PBTI Reliability in Junction-Less FET Fabricated at Low Thermal Budget for 3-D Sequential Integration.

41. A Sensitivity Map-Based Approach to Profile Defects in MIM Capacitors From ${I}$ – ${V}$ , ${C}$ – ${V}$ , and ${G}$ – ${V}$ Measurements.

42. ESD Protection Diodes in Bulk Si Gate-All-Around Vertically Stacked Horizontal Nanowire Technology.

43. Pulsed-Laser Induced Single-Event Transients in InGaAs FinFETs on Bulk Silicon Substrates.

44. On the Apparent Non-Arrhenius Temperature Dependence of Charge Trapping in IIIV/High- ${k}$ MOS Stack.

45. Thermal stability analysis and modelling of advanced perpendicular magnetic tunnel junctions.

46. Single-Event Latch-Up: Increased Sensitivity From Planar to FinFET.

47. Capacitance–Frequency Estimates of Border-Trap Densities in Multifin MOS Capacitors.

48. On-wafer human metal model measurements for system-level ESD analysis

49. Inductor-Based ESD Protection under CDM-like ESD Stress Conditions for RF Applications

Catalog

Books, media, physical & digital resources