Back to Search Start Over

SDLDS--System for Digital Logic Design and Simulation

Authors :
Stanisavljevic, Z.
Pavlovic, V.
Nikolic, B.
Djordjevic, J.
Source :
IEEE Transactions on Education. May 2013 56(2):235-245.
Publication Year :
2013

Abstract

This paper presents the basic features of a software system developed to support the teaching of digital logic, as well as the experience of using it in the Digital Logic course taught at the School of Electrical Engineering, University of Belgrade, Serbia. The system has been used for several years, both by students for self-learning and laboratory work, and by teachers to automate the assessment and verification of students' work. The system allows users to design and simulate a switching circuit. It also collects data on all student activities and transfers these to the school's information system. Finally, the paper gives figures demonstrating the overall benefits of the system.

Details

Language :
English
ISSN :
0018-9359
Volume :
56
Issue :
2
Database :
ERIC
Journal :
IEEE Transactions on Education
Publication Type :
Report
Accession number :
EJ1016998
Document Type :
Reports - Descriptive<br />Journal Articles
Full Text :
https://doi.org/10.1109/TE.2012.2211598