Back to Search Start Over

CTX: A Clock-Gating-Based Test Relaxation and X-Filling Scheme for Reducing Yield Loss Risk in At-Speed Scan Testing

Authors :
Kyushu Inst. of Technol., Iizuka 820-8502, Japan
LIRMM, 161 rue Ada, 34392 Montpellier cedex 05, France
SynTest Technologies, Inc., Sunnyvale, CA 94086, USA
University of Connecticut, Storrs, CT 06269, USA
Furukawa, H.
Wen, X.
Miyase, K.
Yamato, Yuta
Kajihara, S.
Girard, Patrick
Wang, L.-T.
Teharanipoor, M.
Kyushu Inst. of Technol., Iizuka 820-8502, Japan
LIRMM, 161 rue Ada, 34392 Montpellier cedex 05, France
SynTest Technologies, Inc., Sunnyvale, CA 94086, USA
University of Connecticut, Storrs, CT 06269, USA
Furukawa, H.
Wen, X.
Miyase, K.
Yamato, Yuta
Kajihara, S.
Girard, Patrick
Wang, L.-T.
Teharanipoor, M.
Publication Year :
2020

Abstract

type:Journal Article<br />At-speed scan testing is susceptible to yield loss risk due to power supply noise caused by excessive launch switching activity. This paper proposes a novel two-stage scheme, namely CTX (Clock-Gating-Based Test Relaxation and X-Filling), for reducing switching activity when test stimulus is launched. Test relaxation and X-filling are conducted (1) to make as many FFs inactive as possible by disabling corresponding clock-control signals of clock-gating circuitry in Stage-1 (Clock-Disabling), and (2) to make as many remaining active FFs as possible to have equal input and output values in Stage-2 (FF-Silencing). CTX effectively reduces launch switching activity, thus yield loss risk, even with a small number of donpsilat care (X) bits as in test compression, without any impact on test data volume, fault coverage, performance, and circuit design.<br />2008 17th Asian Test Symposium (ATS 2008), 24-27 November 2008, Sapporo, Japan

Details

Database :
OAIster
Notes :
English
Publication Type :
Electronic Resource
Accession number :
edsoai.on1389679014
Document Type :
Electronic Resource