Back to Search
Start Over
Single Edge Triggered Static D Flip-Flops: Performance Comparison
- Source :
- Innovative Systems Design and Engineering; Vol 6, No 5 (2015); 90-96
- Publication Year :
- 2015
-
Abstract
- Due to fast growth of portable devices, power consumption and timing delays are the two important design parameters in high speed and low power VLSI design arena. In this paper we presents the comparison of single edge triggered static D flip-flop designs to show the benefit of power consumption ,delay and power delay product on the basis of area efficiency. Keywords: Single edge triggered flip-flops, super-threshold region, parasitic capacitance, transmission gate
Details
- Database :
- OAIster
- Journal :
- Innovative Systems Design and Engineering; Vol 6, No 5 (2015); 90-96
- Notes :
- application/pdf, English
- Publication Type :
- Electronic Resource
- Accession number :
- edsoai.ocn913611123
- Document Type :
- Electronic Resource