Back to Search Start Over

Toward a formal verification of a floating-point coprocessor and its composition with a central processing unit

Authors :
Pan, Jing
Levitt, Karl N
Cohen, Gerald C
Publication Year :
1991
Publisher :
United States: NASA Center for Aerospace Information (CASI), 1991.

Abstract

Discussed here is work to formally specify and verify a floating point coprocessor based on the MC68881. The HOL verification system developed at Cambridge University was used. The coprocessor consists of two independent units: the bus interface unit used to communicate with the cpu and the arithmetic processing unit used to perform the actual calculation. Reasoning about the interaction and synchronization among processes using higher order logic is demonstrated.

Subjects

Subjects :
Computer Systems

Details

Language :
English
Database :
NASA Technical Reports
Notes :
NAS1-18586, , RTOP 505-64-10-07
Publication Type :
Report
Accession number :
edsnas.19910019463
Document Type :
Report