Back to Search Start Over

Circuit design techniques for the high-performance CMOS IBM S/390 Parallel Enterprise Server G4 microprocessor

Authors :
Sigal, L.
Warnock, J.D.
Curran, B.W.
Chan, Y.H.
Camporese, P.J.
Mayo, M.D.
Huott, W.V.
Knebel, D.R.
Chuang, C.T.
Eckhardt, J.P.
Wu, P.T
Source :
IBM Journal of Research and Development. July-Sept, 1997, Vol. v41 Issue n4-5, p489, 15 p.
Publication Year :
1997

Abstract

This paper describes the circuit design techniques used for the IBM S/390[R] Parallel Enterprise Server G4 microprocessor to achieve operation up to 400 MHz. A judicious choice of process technology and concurrent top-down and bottom-up design approaches reduced risk and shortened the design time. The use of timing-driven synthesis/placement methodologies improved design turnaround time and chip timing. The combined use of static, dynamic, and self-resetting CMOS (SRCMOS) circuits facilitated the balancing of design time and performance return. The use of robust PLL design, floorplanning, and clock distribution minimized clock skew. Innovative latch designs permitted performance optimization without adding risk. Microarchitecture optimization and circuit innovations improved the performance of timing-critical macros. Full custom array design with extensive use of SRCMOS circuit techniques resulted in an on-chip L1 cache having 2.0-ns cycle time.

Details

ISSN :
00188646
Volume :
v41
Issue :
n4-5
Database :
Gale General OneFile
Journal :
IBM Journal of Research and Development
Publication Type :
Periodical
Accession number :
edsgcl.20445825