Back to Search
Start Over
Cryo-CMOS modeling and a 600 MHz cryogenic clock generator for quantum computing applications
- Source :
- Chip, Vol 2, Iss 4, Pp 100065- (2023)
- Publication Year :
- 2023
- Publisher :
- Elsevier, 2023.
-
Abstract
- The development of large-scale quantum computing has boosted an urgent desire for the advancement of cryogenic CMOS (cryo-CMOS), which is a promising scalable solution for the control and read-out interface of quantum bits. In the current work, 180 nm CMOS transistors were characterized and modeled down to 4 K, and the impact of low-temperature transistor performance variations on circuit design was also analyzed. Based on the proposed cryogenic model, a 180 nm CMOS-based 450 to 850 MHz clock generator operating at 4 K for quantum computing applications was presented. At the output frequency of 600 MHz, it achieved < 4.8 ps RMS jitter with 30 mW power consumption (with test buffer), corresponding to a −211.6 dB jitter-power FOM, which is suitable for providing a stable clock signal for the control and readout electronics of scalable quantum computers.
Details
- Language :
- English
- ISSN :
- 27094723
- Volume :
- 2
- Issue :
- 4
- Database :
- Directory of Open Access Journals
- Journal :
- Chip
- Publication Type :
- Academic Journal
- Accession number :
- edsdoj.9686db5e30ca4cd2a0e7e519d656d372
- Document Type :
- article
- Full Text :
- https://doi.org/10.1016/j.chip.2023.100065