Back to Search Start Over

A novel buffering fault‐tolerance approach for network on chip (NoC)

Authors :
Nima Jafarzadeh
Ahmad Jalili
Jafar A. Alzubi
Khosro Rezaee
Yang Liu
Mehdi Gheisari
Bahram Sadeghi Bigham
Amir Javadpour
Source :
IET Circuits, Devices and Systems, Vol 17, Iss 4, Pp 250-257 (2023)
Publication Year :
2023
Publisher :
Hindawi-IET, 2023.

Abstract

Abstract Network‐on‐Chip (NoC) is a key component in chip multiprocessors (CMPs) as it supports communication between many cores. NoC is a network‐based communication subsystem on an integrated circuit, most typically between modules in a system on a chip (SoC). Designing a reliable NoC against failures that can prevent failure using some measures or preventing error or system failure while failure happens and proper performance became a significant concern. For a reliable design against failures, first, the system should be analysed to discover the critical points. Hence, in this research, it is tried first to investigate the scale of fault tolerance effect on the mechanism in the router on the network by injecting simulated errors, and then these errors are prevented. As the major novelty, the authors implemented a router on a synchronised network and calculated the network buffering fault tolerance by injecting error in the buffer. Specifically, a new method for improving fault tolerance is proposed, which uses the existing resources efficiently. So, it does not impose any overhead on hardware and improves the error tolerance scale. The authors also evaluate it from different perspectives to show its superior performance.

Details

Language :
English
ISSN :
17518598 and 1751858X
Volume :
17
Issue :
4
Database :
Directory of Open Access Journals
Journal :
IET Circuits, Devices and Systems
Publication Type :
Academic Journal
Accession number :
edsdoj.95fa5902782b4ed5a31f4e2bd55413ff
Document Type :
article
Full Text :
https://doi.org/10.1049/cds2.12127