Back to Search Start Over

PDN design optimization of micro-system based on package

Authors :
Yuan Jinhuan
Wang Yanling
Yin Lili
Yang Qiao
Source :
Dianzi Jishu Yingyong, Vol 49, Iss 2, Pp 32-38 (2023)
Publication Year :
2023
Publisher :
National Computer System Engineering Research Institute of China, 2023.

Abstract

As the power supply of IC chips tends to be low-voltage and high-current, the design of the Power Delivery Network(PDN) of the micro-system module is becoming more and more important, based on 2.5D Through-Silicon-Via(TSV), inverted solder, High Temperature Co-fired Ceramics(HTCC),3D stacking, etc. Chip currents generate output noise through PDN interconnects, which must provide a better signal return path with low-impedance to keep the supply voltage between chip pads constant within a small tolerance range, usually 5% or less. Based on Chip Package System(CPS), the paper proposes a design and optimization method for the micro-system module PDN based on the three-level synergy of TSV silicon substrate, HTCC cases and PCB. This paper expounds the DC design and AC impedance design respectively, and using the Chip Power Model(CPM) combined with the time domain analysis, realizes the low impedance design of the power ripple on PDN.

Details

Language :
Chinese
ISSN :
02587998
Volume :
49
Issue :
2
Database :
Directory of Open Access Journals
Journal :
Dianzi Jishu Yingyong
Publication Type :
Academic Journal
Accession number :
edsdoj.8d83e1ecb5e44d29aad2e0ae3551c96
Document Type :
article
Full Text :
https://doi.org/10.16157/j.issn.0258-7998.223036