Back to Search Start Over

FAC-V: An FPGA-Based AES Coprocessor for RISC-V

Authors :
Tiago Gomes
Pedro Sousa
Miguel Silva
Mongkol Ekpanyapong
Sandro Pinto
Source :
Journal of Low Power Electronics and Applications, Vol 12, Iss 4, p 50 (2022)
Publication Year :
2022
Publisher :
MDPI AG, 2022.

Abstract

In the new Internet of Things (IoT) era, embedded Field-Programmable Gate Array (FPGA) technology is enabling the deployment of custom-tailored embedded IoT solutions for handling different application requirements and workloads. Combined with the open RISC-V Instruction Set Architecture (ISA), the FPGA technology provides endless opportunities to create reconfigurable IoT devices with different accelerators and coprocessors tightly and loosely coupled with the processor. When connecting IoT devices to the Internet, secure communications and data exchange are major concerns. However, adding security features requires extra capabilities from the already resource-constrained IoT devices. This article presents the FAC-V coprocessor, which is an FPGA-based solution for an RISC-V processor that can be deployed following two different coupling styles. FAC-V implements in hardware the Advanced Encryption Standard (AES), one of the most widely used cryptographic algorithms in IoT low-end devices, at the cost of few FPGA resources. The conducted experiments demonstrate that FAC-V can achieve performance improvements of several orders of magnitude when compared to the software-only AES implementation; e.g., encrypting a message of 16 bytes with AES-256 can reach a performance gain of around 8000× with an energy consumption of 0.1 μJ.

Details

Language :
English
ISSN :
20799268
Volume :
12
Issue :
4
Database :
Directory of Open Access Journals
Journal :
Journal of Low Power Electronics and Applications
Publication Type :
Academic Journal
Accession number :
edsdoj.878401818c447fb97aa8c0c7a895e1e
Document Type :
article
Full Text :
https://doi.org/10.3390/jlpea12040050