Back to Search Start Over

Utilization of Unsigned Inputs for NAND Flash-Based Parallel and High-Density Synaptic Architecture in Binary Neural Networks

Authors :
Sung-Tae Lee
Gyuho Yeom
Joon Hwang
Hyeongsu Kim
Honam Yoo
Byung-Gook Park
Jong-Ho Lee
Source :
IEEE Journal of the Electron Devices Society, Vol 9, Pp 1049-1054 (2021)
Publication Year :
2021
Publisher :
IEEE, 2021.

Abstract

A novel design method using unsigned input is proposed for a high-density and parallel synaptic string architecture capable of bit-wise operation and bit-counting utilizing NAND flash memory. Though the NAND flash memory has a cell string structure, unsigned binary input enables analogue and parallel bit-counting in NAND flash memory, while achieving high accuracy comparable to that of signed input. Adopting unsigned input allows using current sense amplifier as neuron circuit, which reduces burden of peripheral circuits. In addition, the operation scheme for convolution layers is proposed for parallel convolution operation utilizing NAND flash memory. We show that sufficiently low device variation of 7.2 % obtained by applying 1 erase or program pulse achieves accuracy of 98.12 % and 87.12 % for MNIST and CIFAR 10 patterns, respectively.

Details

Language :
English
ISSN :
21686734
Volume :
9
Database :
Directory of Open Access Journals
Journal :
IEEE Journal of the Electron Devices Society
Publication Type :
Academic Journal
Accession number :
edsdoj.77a260ec6664266a98cff0c91cac7c1
Document Type :
article
Full Text :
https://doi.org/10.1109/JEDS.2021.3123632