Back to Search Start Over

Effects of gate bias stressing in power vdmosfets

Effects of gate bias stressing in power vdmosfets

Authors :
Stojadinović Ninoslav
Manić Ivica
Davidović Vojkan
Danković Danijel
Đorić-Veljković Snežana M.
Golubović Snežana
Dimitrijev S.
Source :
Serbian Journal of Electrical Engineering, Vol 1, Iss 1, Pp 89-101 (2003)
Publication Year :
2003
Publisher :
Faculty of Technical Sciences in Cacak, 2003.

Abstract

The effects of gate bias stressing on threshold voltage and mobility in power VDMOSFETs and underlying changes in gate oxide-trapped charge and interface trap densities are presented and analyzed in terms of the mechanisms responsible. In the case of positive bias stressing, electron tunneling from neutral oxide traps associated with trivalent silicon ≡Sio defects into the oxide conduction band is proposed as the main mechanism responsible for positive oxide-trapped charge buildup, while subsequent hole tunneling from the charged oxide traps ≡Sio+ to interface-trap precursors ≡Sis-H is shown to be the dominant mechanism responsible for the interface trap buildup. In the case of negative bias stressing, hole tunneling from the silicon valence band to oxygen vacancy defects ≡Sio / Sio≡ is shown to be responsible for positive oxide-trapped charge buildup, while subsequent electro-chemical reactions of interfacial precursors ≡Sis−Η with the charged oxide traps ≡Sio+ Sio≡ and H+ ions are proposed to be responsible for interface trap buildup.

Details

Language :
English
ISSN :
14514869 and 22177183
Volume :
1
Issue :
1
Database :
Directory of Open Access Journals
Journal :
Serbian Journal of Electrical Engineering
Publication Type :
Academic Journal
Accession number :
edsdoj.771fc94a96ba40e9a483645fdb35088b
Document Type :
article
Full Text :
https://doi.org/10.2298/SJEE0301089S