Back to Search Start Over

Formation techniques for upper active channel in monolithic 3D integration: an overview

Authors :
An Hoang-Thuy Nguyen
Manh-Cuong Nguyen
Anh-Duy Nguyen
Seung Joon Jeon
Noh-Hwal Park
Jeong-Hwan Lee
Rino Choi
Source :
Nano Convergence, Vol 11, Iss 1, Pp 1-15 (2024)
Publication Year :
2024
Publisher :
SpringerOpen, 2024.

Abstract

Abstract The concept of three-dimensional stacking of device layers has attracted significant attention with the increasing difficulty in scaling down devices. Monolithic 3D (M3D) integration provides a notable benefit in achieving a higher connection density between upper and lower device layers than through-via-silicon. Nevertheless, the practical implementation of M3D integration into commercial production faces several technological challenges. Developing an upper active channel layer for device fabrication is the primary challenge in M3D integration. The difficulty arises from the thermal budget limitation for the upper channel process because a high thermal budget process may degrade the device layers below. This paper provides an overview of the potential technologies for forming active channel layers in the upper device layers of M3D integration, particularly for complementary metal-oxide-semiconductor devices and digital circuits. Techniques are for polysilicon, single crystal silicon, and alternative channels, which can solve the temperature issue for the top layer process.

Details

Language :
English
ISSN :
21965404
Volume :
11
Issue :
1
Database :
Directory of Open Access Journals
Journal :
Nano Convergence
Publication Type :
Academic Journal
Accession number :
edsdoj.6715487770bd4c1ca5eef38c9a8113e2
Document Type :
article
Full Text :
https://doi.org/10.1186/s40580-023-00411-4