Back to Search Start Over

A Reliability Investigation of VDMOS Transistors: Performance and Degradation Caused by Bias Temperature Stress

Authors :
Emilija Živanović
Sandra Veljković
Nikola Mitrović
Igor Jovanović
Snežana Djorić-Veljković
Albena Paskaleva
Dencho Spassov
Danijel Danković
Source :
Micromachines, Vol 15, Iss 4, p 503 (2024)
Publication Year :
2024
Publisher :
MDPI AG, 2024.

Abstract

This study aimed to comprehensively understand the performance and degradation of both p- and n-channel vertical double diffused MOS (VDMOS) transistors under bias temperature stress. Conducted experimental investigations involved various stress conditions and annealing processes to analyze the impacts of BT stress on the formation of oxide trapped charge and interface traps, leading to threshold voltage shifts. Findings revealed meaningful threshold voltage shifts in both PMOS and NMOS devices due to stresses, and the subsequent annealing process was analyzed in detail. The study also examined the influence of stress history on self-heating behavior under real operating conditions. Additionally, the study elucidated the complex correlation between stress-induced degradation and device reliability. The insights contribute to optimizing the performance and permanence of VDMOS transistors in practical applications, advancing semiconductor technology. This study underscored the importance of considering stress-induced effects on device reliability and performance in the design and application of VDMOS transistors.

Details

Language :
English
ISSN :
2072666X
Volume :
15
Issue :
4
Database :
Directory of Open Access Journals
Journal :
Micromachines
Publication Type :
Academic Journal
Accession number :
edsdoj.4c38e9ee2e2f4aa592f53f50b5da0cb7
Document Type :
article
Full Text :
https://doi.org/10.3390/mi15040503