Back to Search Start Over

A Physical Charge-Based Analytical Threshold Voltage Model for Cryogenic CMOS Design

Authors :
Hao Su
Yiyuan Cai
Shenghua Zhou
Guangchong Hu
Yu He
Yunfeng Xie
Yuhuan Lin
Chunhui Li
Tianqi Zhao
Jun Lan
Wenhui Wang
Wenxin Li
Feichi Zhou
Xiaoguang Liu
Longyang Lin
Yida Li
Hongyu Yu
Kai Chen
Source :
IEEE Journal of the Electron Devices Society, Vol 12, Pp 859-867 (2024)
Publication Year :
2024
Publisher :
IEEE, 2024.

Abstract

This paper proposes a physical charge-based analytical MOSFET threshold voltage model that explicitly incorporates interface-trapped charges which have been identified as playing a dominant role in defining threshold voltage trends in deep cryogenic temperatures. The model retains standard threshold voltage definition by various charges across the MOSFET capacitor while being analytical in its form, therefore, suitable for cryogenic CMOS VLSI design. Consequently, a model covering each and all above characteristics is proposed for the first time. Excellent fit between the model and measurement data from 180-nm bulk foundry devices is shown from room temperature to 4 K.

Details

Language :
English
ISSN :
21686734
Volume :
12
Database :
Directory of Open Access Journals
Journal :
IEEE Journal of the Electron Devices Society
Publication Type :
Academic Journal
Accession number :
edsdoj.3e0a200349689d0a22fad68b624a
Document Type :
article
Full Text :
https://doi.org/10.1109/JEDS.2024.3359664