Back to Search
Start Over
Statistical Eye Diagrams for High-Speed Interconnects of Packages: A Review
- Source :
- IEEE Access, Vol 12, Pp 22880-22891 (2024)
- Publication Year :
- 2024
- Publisher :
- IEEE, 2024.
-
Abstract
- An eye diagram, a critical metric in signal integrity analysis for high-speed interconnects such as packages, interposer, and printed circuit boards (PCBs), is generated by superposition of the received waveform. Obtaining an eye diagram is time-consuming, thus signal integrity analysis is inefficient. This article reviews that have been proposed to overcome this limitation. The statistical eye diagram provides a probability distribution depending on a sampling time and voltage, therefore it can be expanded to other metrics, such as the bit-error rate and shmoo plot. This article introduces previous research on statistical eye diagrams applied to complementary metal-oxide-semiconductors (CMOSs), noise, and high-speed systems. The methods applied to CMOSs include asymmetry between the P/NMOS transistors and the nonlinearity of the CMOS. The methods applied to noise include signal and power noise. The methods applied to high-speed systems include equalizers, signaling, encoding, linear feedback shift register, and error correction code.
Details
- Language :
- English
- ISSN :
- 21693536
- Volume :
- 12
- Database :
- Directory of Open Access Journals
- Journal :
- IEEE Access
- Publication Type :
- Academic Journal
- Accession number :
- edsdoj.2bb035b66ffb456e9f0cc62140b2d36d
- Document Type :
- article
- Full Text :
- https://doi.org/10.1109/ACCESS.2024.3359037