Back to Search
Start Over
2-output spin wave programmable logic gate
- Source :
- 2020 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 2020, pp. 60-65
- Publication Year :
- 2021
-
Abstract
- This paper presents a 2-output Spin-Wave Programmable Logic Gate structure able to simultaneously evaluate any pair of AND, NAND, OR, NOR, XOR, and XNOR Boolean functions. Our proposal provides the means for fanout achievement within the Spin Wave computation domain and energy and area savings as two different functions can be simultaneously evaluated on the same input data. We validate our proposal by means of Object Oriented Micromagnetic Framework (OOMMF) simulations and demonstrate that by phase and magnetization threshold output sensing AND, OR, NAND, NOR and XOR and XNOR functionalities can be achieved, respectively. To get inside into the potential practical implications of our approach we use the proposed gate to implement a 3-input Majority gate, which we evaluate and compare with state of the art equivalent implementations in terms of area, delay, and energy consumptions. Our estimations indicate that the proposed gate provides 33% and 16% energy and area reduction, respectively, when compared with spin-wave counterpart and 42% energy reduction while consuming 12x less area when compared to a 15 nm CMOS implementation.<br />Comment: This work has received funding from the European Union's Horizon 2020 research and innovation program within the FET-OPEN project CHIRON under grant agreement No. 801055
- Subjects :
- Condensed Matter - Mesoscale and Nanoscale Physics
Physics - Applied Physics
Subjects
Details
- Database :
- arXiv
- Journal :
- 2020 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 2020, pp. 60-65
- Publication Type :
- Report
- Accession number :
- edsarx.2109.05228
- Document Type :
- Working Paper
- Full Text :
- https://doi.org/10.1109/ISVLSI49217.2020.00021