Back to Search Start Over

Experimental Demonstration of Single Electron Transistors Featuring SiO2 PEALD in Ni-SiO2-Ni Tunnel Junctions

Authors :
Karbasian, Golnaz
McConnell, Michael S.
Orlov, Alexei O.
Rouvimov, Sergei
Snider, Gregory L.
Publication Year :
2015

Abstract

We report the use of plasma-enhanced atomic layer deposition (PEALD) to fabricate single-electron transistors (SETs) featuring ultra-thin (~1 nm) tunnel-transparent SiO2 in Ni-SiO2-Ni tunnel junctions. We show that as a result of the O2 plasma steps in PEALD of SiO2, the top surface of the underlying Ni electrode is oxidized. Additionally, the bottom surface of the upper Ni layer is also oxidized where it is in contact with the deposited SiO2, most likely as a result of oxygen-containing species on the surface of the SiO2. Due to the presence of these surface parasitic layers of NiO, which exhibit features typical of thermally activated transport, the resistance of Ni-SiO2-Ni tunnel junctions is drastically increased. Moreover, the transport mechanism is changed from quantum tunneling through the dielectric barrier to one consistent with thermally activated resistors in series with tunnel junctions. The reduction of NiO to Ni is therefore required to restore the metal-insulator-metal (MIM) structure of the junctions. Rapid thermal annealing in a forming gas ambient at elevated temperatures is presented as a technique to reduce both parasitic oxide layers. This method is of great interest for devices that rely on MIM tunnel junctions with ultra-thin barriers. Using this technique, we successfully fabricated MIM SETs with minimal trace of parasitic NiO component. We demonstrate that the properties of the tunnel barrier in nanoscale tunnel junctions can be evaluated by electrical characterization of SETs.<br />Comment: 19 pages, 5 figures, accepted for publication in JVST A

Details

Database :
arXiv
Publication Type :
Report
Accession number :
edsarx.1511.01980
Document Type :
Working Paper