Back to Search Start Over

A Pseudo 2D-analytical Model of Dual Material Gate All-Around Nanowire Tunneling FET

Authors :
Vishnoi, Rajat
Kumar, M. Jagadesh
Source :
IEEE Trans. on Electron Devices, Vol.61, pp.2264-2270, July 2014
Publication Year :
2014

Abstract

In this paper, we have worked out a pseudo two dimensional (2D) analytical model for surface potential and drain current of a long channel p-type Dual Material Gate (DMG) Gate All-Around (GAA) nanowire Tunneling Field Effect Transistor (TFET). The model incorporates the effect of drain voltage, gate metal work functions, thickness of oxide and silicon nanowire radius. The model does not assume a fully depleted channel. With the help of this model we have demonstrated the accumulation of charge at the interface of the two gates. The accuracy of the model is tested using the 3D device simulator Silvaco Atlas.<br />Comment: arXiv admin note: text overlap with arXiv:1405.6364

Details

Database :
arXiv
Journal :
IEEE Trans. on Electron Devices, Vol.61, pp.2264-2270, July 2014
Publication Type :
Report
Accession number :
edsarx.1406.5402
Document Type :
Working Paper
Full Text :
https://doi.org/10.1109/TED.2014.2321977