Back to Search Start Over

Gate–Source–Drain Architecture Impact on DC and RF Performance of Sub-100-nm Elevated Source/Drain NMOS Transistors

Authors :
Jeamsaksiri, Wutthinan
Jurczak, Malgorzata
Grau, Lluís
Linten, Dimitri
Augendre, Emmanuel
De Potter, Muriel
Rooyackers, Rita
Wambacq, Piet
Badenes, Gonçal
Electricity
Vrije Universiteit Brussel
Publication Year :
2003
Publisher :
Institute of Electrical and Electronics Engineers Inc., 2003.

Abstract

It has been known that using selective epitaxial growth (SEG) silicon, to elevate source/drain regions, is beneficial to digital CMOS by reducing the junction leakage. In addition, this architecture also reduces the gate resistance by enabling a T-shape gate and allowing thicker silicides, which is beneficial for RF-CMOS regarding increased maximum oscillation frequency ( max) and lowering of the noise figure (NF). In this paper, we report the impact of the SEG-deep source/drain implant (DSDI) process sequence and Co silicide thickness on dc C and RF performance of NMOS transistors. Up to a 28%–45% improvement in max is achievable due to a T-shaped gate and thicker Co, made possible by an elevated source/drain ( S/D) architecture. The maximum transconductance ( ) of the S/D device reaches a value of 1100 mS/mm, which in turn gives a very high of 150 GHz. The low gate sheet resistance obtained with this architecture is also very beneficial for suppressing noise figure in the low-noise amplifier (LNA) circuit demonstrated in this paper. Furthermore, it is shown by simulation that the noise performance of an RF LNA improves due to the SEG and the Co thickness in the T-shaped gate of the NMOS transistor.

Details

Language :
English
Database :
OpenAIRE
Accession number :
edsair.od......3848..c07061240aa30a4a6d89bcf2609cb857