Back to Search Start Over

MODULARIZATION OF TRIPLE FAULT-TOLERANT DESIGNS (TFTD)

Authors :
Archer, Stuart C.
Loomis, Herschel H.
Newman, James H.
Space Systems Academic Group (SP)
Publication Year :
2019
Publisher :
Monterey, CA; Naval Postgraduate School, 2019.

Abstract

The configurable fault-tolerant processor (CFTP) project was intended to develop the means for a system to operate in areas which include frequent single-effect events (SEEs) similar to those caused by ionized radiation colliding with logic gates. Such errors are capable of degrading the functionality of a system and completely changing a state machine, such as is at the heart of most spacecrafts’ processors. The method for this consisted of a field-programmable gate array (FPGA) being designed into a system which is capable of detecting and then correcting SEEs. The system was designed by many students. This project will take that design, which launched into space earlier this year, and reduce it to modules which can be uploaded individually, built around a core which will be part of the existing triple fault-tolerant design (TFTD). Modularizing the code allows more experiments to be simultaneously performed in the future by changing the architecture of the system to upload specific modules to specified addresses. This will allow smaller uploads and code tweaks, without incurring long upload times, and more frequent updates to run specific tests ad hoc. Research and development conducted for this thesis has demonstrated the capability to inject configuration errors into the current design and the TFTD’s ability to detect those and similar errors, contributing to a better understanding of the TFTD. http://archive.org/details/modularizationof1094563984 Lieutenant, United States Navy Approved for public release; distribution is unlimited.

Details

Database :
OpenAIRE
Accession number :
edsair.od......2778..5ff17d0d996e0ec8eeb10b66453a40ab