Back to Search
Start Over
Pushing the limits further: Sub-atomic AES
- Source :
- IFIP Advances in Information and Communication Technology, 25th IFIP/IEEE International Conference on Very Large Scale Integration-System on a Chip (VLSI-SoC), 25th IFIP/IEEE International Conference on Very Large Scale Integration-System on a Chip (VLSI-SoC), Oct 2017, Abu Dhabi, United Arab Emirates. pp.220-239, ⟨10.1007/978-3-030-15663-3_11⟩, VLSI-SoC: Opportunities and Challenges Beyond the Internet of Things ISBN: 9783030156626, VLSI-SoC (Selected Papers)
- Publication Year :
- 2017
- Publisher :
- IEEE, 2017.
-
Abstract
- International audience; The recent trend to connect a plethora of sensors, embedded and ubiquitous systems with low computing power, in short the rise of the Internet of Things, has created a great demand for compact, lightweight and cheap to produce implementations of cryptographic primitives.One approach to meet this demand is the development and standardisation of new tailored primitives, most prominently PRESENT. Yet, the wide proliferation of the Advanced Encryption Standard and the trust it earned through its long history of withstanding cryptanalysis spurred anew the search for small, lightweight implementations of AES.Among the smallest published architectures is the AtomicAES design by Banik et al., who reported a design size of just over 2000 GE.Here we present a new 8-bit serial architecture that has been designed from careful observation of the minimum required connections between storage elements to support all dataflows required for execution of the algorithm. While we reach similar conclusions to previous publications, the new architecture enables us to push the area requirement for a fully featured AES primitive further down by more than 8% from the area requirement of AtomicAES while offering more functionality.Along the way we also answer in the affirmative the open question whether the AES reverse keyschedule can be implemented with negligible hardware overhead based on the forward keyschedule.Our design sets a new record for an 8-bit serial architecture with full functionality for encryption and decryption including the keyschedule, as well as for a sole encryption architecture. Furthermore our design is flexible enough to allow scaling the S-Box architecture from single-cycle to multi-stage pipelined approaches as are required for high operation frequencies or for protection against side-channel attacks. We demonstrate this by instantiating the design with a serial version of the S-Box to reduce the area requirement even further.
- Subjects :
- S-box
Computer science
02 engineering and technology
0102 computer and information sciences
Encryption
01 natural sciences
03 medical and health sciences
0302 clinical medicine
Application-specific integrated circuit
0202 electrical engineering, electronic engineering, information engineering
[INFO]Computer Science [cs]
Architecture
Throughput (business)
S-Box
Block cipher
8-bit-serial
Cryptographic primitive
AES
business.industry
Lightweight
ASIC
020208 electrical & electronic engineering
Advanced Encryption Standard
Block cypher
010201 computation theory & mathematics
Embedded system
030220 oncology & carcinogenesis
020201 artificial intelligence & image processing
business
Subjects
Details
- ISBN :
- 978-3-030-15662-6
- ISBNs :
- 9783030156626
- Database :
- OpenAIRE
- Journal :
- 2017 IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SoC)
- Accession number :
- edsair.doi.dedup.....fe701e64b505f10a6f0cfa917abb4cb4
- Full Text :
- https://doi.org/10.1109/vlsi-soc.2017.8203470