Back to Search
Start Over
Advantages of a vertical integration process in the design of DNW MAPS
- Source :
- Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment. 784:255-259
- Publication Year :
- 2015
- Publisher :
- Elsevier BV, 2015.
-
Abstract
- This work discusses the main features of a CMOS Deep N-well (DNW) monolithic active pixel sensor (MAPS) fabricated in a vertically integrated technology, where two 130 nm CMOS homogeneous tiers are processed to obtain a 3D integrated circuit (3D-IC). The 3D CMOS MAPS, which was designed in view of vertexing applications to experiments at high luminosity colliders, features a 20 μm pitch for a point resolution of about 5 μm and data sparsification capabilities for high data rate systems. Results from the characterization of different test structures, including single pixels, 3×3 and 8×8 matrices, are presented. In particular, measurements have been performed with an infrared laser source to evaluate the charge collection properties of the proposed vertically integrated sensors.
- Subjects :
- Physics
Nuclear and High Energy Physics
CMOS sensor
Luminosity (scattering theory)
Low noise front-end electronics
Pixel
CMOS
Far-infrared laser
Process (computing)
Nanotechnology
Settore ING-INF/01 - Elettronica
Characterization (materials science)
DNW MAPS
Vertical integration
Electronic engineering
Point (geometry)
Instrumentation
Subjects
Details
- ISSN :
- 01689002
- Volume :
- 784
- Database :
- OpenAIRE
- Journal :
- Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment
- Accession number :
- edsair.doi.dedup.....f4691933f2a346e63388bb692508c52d