Back to Search
Start Over
Quadruple Cross-Coupled Dual-Interlocked-Storage-Cells-Based Multiple-Node-Upset-Tolerant Latch Designs
- Source :
- IEEE Transactions on Circuits and Systems Part 1 Fundamental Theory and Applications, IEEE Transactions on Circuits and Systems Part 1 Fundamental Theory and Applications, Institute of Electrical and Electronics Engineers (IEEE), 2020, 67 (3), pp.879-890. ⟨10.1109/TCSI.2019.2959007⟩
- Publication Year :
- 2020
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2020.
-
Abstract
- International audience; First, this paper proposes a double-node-upset (DNU)-completely-tolerant (DNUCT) latch, featuring quadruple cross-coupled dual-interlocked-storage-cells (DICEs) with a C-element. Due to the existence of sufficient feedback loops, the latch can achieve complete DNU toleration. Second, this paper proposes an improved DNUCT latch (referred to as the TNUCT latch) by inserting a redundant level of C-elements at the output stage to intercept node-upset errors accumulated in the upstream DICEs so as to completely tolerate any possible triple-node-upset (TNU). Simulation results demonstrate the robustness of the proposed latches. These innovative latches are also cost-effective due to the use of high-speed transmission paths, clock gating, and fewer transistors. Compared with the typical TNU hardened latch (TNUHL) design that can completely tolerate any TNU, the proposed TNUCT latch reduces the delay-power-area product by approximate 98%. The proposed latches have less or equivalent sensitivity to process, voltage, and temperature variation effects compared with reference latches.
- Subjects :
- Computer science
Clock gating
Hardware_PERFORMANCEANDRELIABILITY
02 engineering and technology
Topology
Upset
law.invention
Circuit reliability
[SPI]Engineering Sciences [physics]
Robustness (computer science)
law
Single-node upset
0202 electrical engineering, electronic engineering, information engineering
Soft error
[SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics
Hardware_ARITHMETICANDLOGICSTRUCTURES
Electrical and Electronic Engineering
Radiation hardening
020208 electrical & electronic engineering
Transistor
Double-node upset
Triple-node upset
Hardware_LOGICDESIGN
Voltage
Subjects
Details
- ISSN :
- 15580806, 15498328, and 10577122
- Volume :
- 67
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Circuits and Systems I: Regular Papers
- Accession number :
- edsair.doi.dedup.....f2fdf3b0435b3fb12a33799889ac9613
- Full Text :
- https://doi.org/10.1109/tcsi.2019.2959007