Back to Search Start Over

Effective channel length and parasitic resistance determination in non self-aligned low temperature polycrystalline silicon thin film transistors

Authors :
Guglielmo Fortunato
Luigi Mariucci
F. Tramontana
Matteo Rapisarda
Salvatore Leonardi
A. Pecora
Antonio Valletta
Claudia Caligiore
E. Fontana
Source :
Thin solid films, 517 (2009): 6353–6357. doi:10.1016/j.tsf.2009.02.067, info:cnr-pdr/source/autori:Valletta A; Rapisarda M; Mariucci L; Pecora A; Fortunato G; Caligiore C; Fontana E; Tramontana F; Leonardi S/titolo:Effective channel length and parasitic resistance determination in non self-aligned low temperature polycrystalline silicon thin film transistors/doi:10.1016%2Fj.tsf.2009.02.067/rivista:Thin solid films (Print)/anno:2009/pagina_da:6353/pagina_a:6357/intervallo_pagine:6353–6357/volume:517, E-MRS 2008 Spring Meeting (May 26-30, 2008, Strasbourg, France), Strasburgo, 2008, info:cnr-pdr/source/autori:Valletta A., M. Rapisarda, L. Mariucci, A. Pecora, G. Fortunato, C. Caligiore, E. Fontana, F. Tramontana and S. Leonardi/congresso_nome:E-MRS 2008 Spring Meeting (May 26-30, 2008, Strasbourg, France)/congresso_luogo:Strasburgo/congresso_data:2008/anno:2008/pagina_da:/pagina_a:/intervallo_pagine
Publication Year :
2009
Publisher :
Elsevier BV, 2009.

Abstract

The presence of high electric fields at the drain junction in polycrystalline silicon (polysilicon) thin film transistors (TFTs), enhances several undesired effects, such as hot-carrier related instabilities and kink effect. In order to reduce the drain electric field, non-self-aligned (NSA) device architecture can be adopted. In this case, dopant activation and active layer crystallization are achieved at the same time by excimer laser annealing, resulting in a substantial lateral dopant diffusion. The gradual doping profile provides not only a reduction of the drain electric field, but also a channel length shortening. Therefore, an effective channel length (L eff ) has to be determined in such devices, in order to successfully design circuit applications. In this work, L eff and parasitic resistance (Rp) modulation effects have been investigated in both n- and p-channel NSA polysilicon TFTs. Three different parameter extraction methods, originally proposed for the crystalline MOSFETs technology, have been used and compared in order to extract L eff and R p , including: the "channel resistance" method; the "paired V g " method; the "shift and ratio" method. These methods indicate a channel length reduction up to 1 μm and a non negligible parasitic resistance effect. The reliability of the results of the three methods are discussed in terms of applicability of the underlying assumptions in the case of polysilicon TFTs and numerical simulations are used to support the analysis.

Details

ISSN :
00406090
Volume :
517
Database :
OpenAIRE
Journal :
Thin Solid Films
Accession number :
edsair.doi.dedup.....ef5efcedefe8178f204eb9e193c88eae