Back to Search
Start Over
An area-and-power-efficient 8.4-bit ENOB 30 MS/s SAR ADC in 65 nm CMOS
- Source :
- Analog Integrated Circuits and Signal Processing, 90(1), 17-27. Springer
- Publication Year :
- 2017
- Publisher :
- Springer, 2017.
-
Abstract
- Area and power consumption are two main concerns for the electronics towards the digitalization of in-probe 3D ultrasound imaging systems. This work presents a 10-bit 30 MS/s successive approximation register analog-to-digital converter, which achieves good area efficiency as well as power efficiency, by using a symmetrical MSB-capacitor-split capacitor array with customized small-value finger capacitors. Moreover, simplified dynamic digital logic and a dynamic comparator have been designed. Fabricated in a 65 nm CMOS technology, the core circuit only occupies 0.016 mm2. The ADC achieves a signal-to-noise ratio of 52.2 dB, and consumes 61.3 μW at 30 MS/s from a 1 V supply voltage, resulting in a figure of merit (FoM) of 6.2 fJ/conversion-step. The FoM defined by including the area is 0.1 mm2 fJ/conversion-step.
- Subjects :
- Engineering
Comparator
02 engineering and technology
law.invention
law
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Hardware_INTEGRATEDCIRCUITS
Figure of merit
Power efficiency
Ultrasound imaging systems
Area efficiency
Successive approximation register (SAR)
business.industry
020208 electrical & electronic engineering
Electrical engineering
Successive approximation ADC
4-bit
020202 computer hardware & architecture
Surfaces, Coatings and Films
Effective number of bits
Capacitor
CMOS
Hardware and Architecture
Analog-to-digital converter (ADC)
Signal Processing
business
Electrical efficiency
Subjects
Details
- Language :
- English
- ISSN :
- 09251030
- Volume :
- 90
- Issue :
- 1
- Database :
- OpenAIRE
- Journal :
- Analog Integrated Circuits and Signal Processing
- Accession number :
- edsair.doi.dedup.....e35bfa7a83408e5ca3df752ddc35f251