Back to Search Start Over

Impact of high-k gate dielectrics on the device and circuit performance of nanoscale FinFETs

Authors :
Valipe Ramgopal Rao
C.R. Manoj
Source :
IndraStra Global.
Publication Year :
2007
Publisher :
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC, 2007.

Abstract

The impact of high-k gate dielectrics on device short-channel and circuit performance of fin field-effect transistors is studied over a wide range of dielectric permittivities k. It is observed that there is a decrease in the parasitic outer fringe capacitance C-of in addition to an increase in the internal fringe capacitance C-if with high-k dielectrics, which degrades the short-channel effects significantly. It is shown that fin width scaling is the most suitable approach to recover the degradation in the device performance due to high-k integration. Furthermore, from the circuit perspective, for the 32-nm technology generation, the presence of an optimum k for a given target subthreshold leakage current has been identified by various possible approaches such as fin width scaling, fin-doping adjustment, and gate work function engineering.

Details

Language :
English
ISSN :
23813652
Database :
OpenAIRE
Journal :
IndraStra Global
Accession number :
edsair.doi.dedup.....d4f6149d6ce1315dd6baa526f9ea36d5